Hironaka et al. of Kyushu University, "Benchmarking a Vector-Processor Prototype Based on Multithreaded Streaming/FIFO Vector (MSFV) Architecture", International Conference on Supercomputing, 1992. |
J. H. Hennessy and D.A. Patterson, "Computer Architecture: A Quantitative Approach", Morgan Kaufmann Publishers, Inc., 1990 pp. 450-454. |
Hideo Wada, Shun Kawabe, Toshihiko Odaka "Hitachi supercomputer S-820 overview", proceeding of Supercomputing Europe '89, pp. 139-147. |
P.Tirumalai, M.Lee, and M.Schlansker: Parallelization of Loops with Exits on Pipelined Architectures, Proceedings of Supercomputing '90, pp. 200-212 (1990). |
K. Murakami: Hyperscaler Processor Architecture-The Fifth Approach to Instruction-Level Parallel Processing,JSPP '91 Proceedings, pp. 133-140 (1991). |
Wm.A.Wulf: Evaluation of the WM Architecture, Proceedings of the 19th Annual ISCA, pp. 382-390(1992). |
J.C.Dehnert, P.Y. T.Hsu, and J.P.Bratt: Overlapped Loop Support in the Cydra 5, ASPLOS -III Proceedings, pp. 26-38 (1989(. |
H.Nakamura, H.Imori, K.Nakazawa, T.Boku, I.Nakata, Y.Yamashita, H.Wada, and Y. Inagami: A Scalar Architecture for Pseudo Vector Processing based on Slide-Windowed Registers, Conference Proceedings of 1993 International Conference on Supercomputing, pp. 298-307(1993). |