1. Field of the Invention
The present invention generally relates to data communication for purposes such as Digital Satellite Equipment Control (DiSEqC), and more particularly, to a data receiving circuit that is capable of properly receiving current modulated signals having a wide range of frequencies.
2. Background Information
Data communication for DiSEqC has historically been performed through the modulation of a 22 kHz voltage tone. This modulated tone may be superimposed onto a direct current (DC) voltage that powers one or more low noise blocks (LNBs) of a satellite receiving system. Using DiSEqC, an integrated receiver/decoder (IRD) apparatus (e.g., set-top box, etc.) may for example transmit signals via a transmission medium such as coaxial cable that enable selection and control of a particular LNB via a switching unit. DiSEqC communication may also include a return channel (e.g., on the same transmission medium) in which current modulated signals are transmitted from the LNB and/or switching unit back to the IRD apparatus.
IRD apparatuses may include dedicated circuitry for receiving the current modulated signals provided via the return channel.
With the conventional data receiving circuit of
The waveforms of
Accordingly, there is a need for a data receiving circuit capable of avoiding the foregoing problems by properly receiving current modulated signals having a wide range of frequencies. The present invention addresses these and/or other issues.
In accordance with an aspect of the present invention, a data receiving circuit is disclosed. According to an exemplary embodiment, the data receiving circuit comprises a current mirror operative to receive a current modulated signal from an external device and to convert the current modulated signal to a voltage signal. A data slicer is operative to generate digital data responsive to the voltage signal.
In accordance with another aspect of the present invention, a method for receiving a current modulated signal is disclosed. According to an exemplary embodiment, the method comprises receiving the current modulated signal from an external device, using a current mirror to convert the current modulated signal to a voltage signal, and generating digital data responsive to the voltage signal.
In accordance with another aspect of the present invention, an apparatus is disclosed. According to an exemplary embodiment, the apparatus comprises current mirroring means for receiving a current modulated signal from an external device and converting the current modulated signal to a voltage signal. Data slicing means generates digital data responsive to the voltage signal.
The above-mentioned and other features and advantages of this invention, and the manner of attaining them, will become more apparent and the invention will be better understood by reference to the following description of embodiments of the invention taken in conjunction with the accompanying drawings, wherein:
The exemplifications set out herein illustrate preferred embodiments of the invention, and such exemplifications are not to be construed as limiting the scope of the invention in any manner.
Referring now to the drawings, and more particularly to
According to an exemplary embodiment, circuitry 100 of
External device 10 comprises current means such as a 22 kHz, 30 mA pulsed current sink 15 and a fixed current sink 16 of 100 mA. These two currents sum together and draw current from voltage source V80. The resulting current may be modulated using any suitable modulation technique by a modulation controller (not shown in
Current mirror 20 comprises voltage means such as voltage source V80, resistance means such as resistors R181 and R184 to R186, and switching means such as transistors Q54 to Q57. As indicated in
In operation, the current modulated signal provided from external device 10 flows through resistor R181 of current mirror 20 where a voltage proportional to the current is dropped across it. Current mirror 20 conducts and maintains substantially the same current in each of its two signal paths, namely the signal path defined by transistors Q54 and Q57 (i.e., the left leg of current mirror 20) and the signal path defined by transistors Q55 and Q56 (i.e., the right leg of current mirror 20). In this manner, the current in the left leg of current mirror 20 is “mirrored” in its right leg due to the configuration of transistors Q54 to Q57 and the fact that resistors R185 and R186 have the same resistance. The voltage across resistor R184 is approximately the same as the voltage across resistor R181. The voltage across resistor R184 divided by its resistance determines the current in the right and left legs of current mirror 20. The voltage across resistors R185 and R186 is proportional to the current flowing through resistor R181, and is referenced to ground. The operation of current mirror 20 produces a current to voltage conversion, which according to an exemplary embodiment is approximately 10 millivolts per milliamp (mV/mA). The converted voltage signal produced by current mirror 20 is AC coupled to data slicer 30 via capacitance means such as capacitor C53.
Data slicer 30 comprises voltage means such as voltage source V85, resistance means such as resistors R194 to R196, R201 and R202, and signal comparing means such as comparator U18A. Resistors R194 and R202 of data slicer 30 produce a 50% voltage divider. Resistors R195 and R201 of data slicer 30 produce a voltage divider that is slightly greater than 50%. It is this difference in reference points that must be overcome in order for data slicer 30 to reach the threshold of detection. This detection threshold gives the data receiving circuit of
The data receiving circuit of
The waveforms of
As described herein, the present invention provides a data communication circuit that is capable of properly receiving current modulated signals having a wide range of frequencies. The present invention may be applicable to various apparatuses, either with or without an integrated display device. Accordingly, the phrase “television signal receiver” or “IRD apparatus” as used herein may refer to systems or apparatuses including, but not limited to, television sets, computers or monitors that include an integrated display device, and systems or apparatuses such as set-top boxes, video cassette recorders (VCRs), digital versatile disk (DVD) players, video game boxes, personal video recorders (PVRs), computers or other apparatuses that may not include an integrated display device.
While this invention has been described as having a preferred design, the present invention can be further modified within the spirit and scope of this disclosure. This application is therefore intended to cover any variations, uses, or adaptations of the invention using its general principles. Further, this application is intended to cover such departures from the present disclosure as come within known or customary practice in the art to which this invention pertains and which fall within the limits of the appended claims.
This application claims the benefit, under 35 U.S.C. §365 of International Application PCT/US05/038506 filed Oct. 26, 2005, which was published in accordance with PCT Article 21(2) on May 18, 2006 in English and which claims the benefit of U.S. provisional patent application No. 60/624,661 filed Nov. 3, 2004.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/US2005/038506 | 10/26/2005 | WO | 00 | 4/27/2007 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2006/052450 | 5/18/2006 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4412186 | Nagano | Oct 1983 | A |
4942593 | Whiteside et al. | Jul 1990 | A |
4961009 | Baik | Oct 1990 | A |
5289278 | Bird | Feb 1994 | A |
5319514 | Walsh et al. | Jun 1994 | A |
5412692 | Uchida | May 1995 | A |
5539772 | Fasulo, II et al. | Jul 1996 | A |
5649318 | Lusignan | Jul 1997 | A |
5886546 | Hwang | Mar 1999 | A |
5937004 | Fasulo, II et al. | Aug 1999 | A |
5945878 | Westwick et al. | Aug 1999 | A |
6252633 | Ruitenburg | Jun 2001 | B1 |
6693587 | Kuether et al. | Feb 2004 | B1 |
6714608 | Samueli et al. | Mar 2004 | B1 |
6791624 | Suga | Sep 2004 | B1 |
7429854 | Kimura | Sep 2008 | B2 |
20040028149 | Krafft et al. | Feb 2004 | A1 |
20040042368 | Kwag et al. | Mar 2004 | A1 |
20060091940 | Kimura | May 2006 | A1 |
Number | Date | Country |
---|---|---|
2215976 | Oct 1996 | CA |
1487520 | Apr 2004 | CN |
1089469 | Apr 2001 | EP |
2094583 | Mar 1982 | GB |
2311425 | Sep 1997 | GB |
2347055 | Aug 2000 | GB |
63296418 | Dec 1988 | JP |
1989-68030 | Mar 1989 | JP |
6468030 | Mar 1989 | JP |
7-297872 | Nov 1995 | JP |
7297872 | Nov 1995 | JP |
199774555 | Mar 1997 | JP |
19984367 | Jan 1998 | JP |
199813276 | Jan 1998 | JP |
1998190505 | Jul 1998 | JP |
1999-261500 | Sep 1999 | JP |
11261500 | Sep 1999 | JP |
200036847 | Feb 2000 | JP |
2001119644 | Apr 2001 | JP |
2001168936 | Jun 2001 | JP |
200276795 | Mar 2002 | JP |
2006133869 | May 2006 | JP |
19990049717 | Jul 1999 | KR |
WO 0106379 | Jan 2001 | WO |
WO 0171922 | Sep 2001 | WO |
Entry |
---|
Djemouai, A. et al: “Integrated ASK Demodulator Dedicated to Implantable Electronic Devices”, IEEE, US. vol. 1; Dec. 27, 2003, pp. 80-83 . . . submitted in PDF format. |
Taniguchi K. et al.: “Bi-CMOS current mode multiple valued logic circuits with 1.5V supply voltage” Proceedings of the International Symposium on Multiple valued Logic. Sendai, May 27-29, 1992, Los Alamitos, IEEE Comp. Soc. Press, US vol. SYMP. 22, May 27, 1992, pp. 216-220. |
European Telecommunications Satellite Organization: “Technical Recommandations for Manufacturers of DTH and SMATV Receiving Equipment—DiSEqC Version 4.0—Bus Functional Specification” Int, Mar. 22, 1996 XP002149629 p. 2, line 12-line 26. |
Search Report Dated Feb. 24, 2006. |
Djemouai, A. et al: Integrated ASK Demodulator Dedicated to Implantable Electronic Devices; Midwest Symposium on Circuits and Systems. Cairo, Egypt, Dec. 27-30, 2003; [Midwest Symposium on Circuits and Systems], Piscataway, NJ, IEEE, US. vol. 1; Dec. 27, 2003, pp. 80-83 XP010867395, DOI:DOI:10.1109/MWSCAS.2003.1562223 ISBN: 978-0-7803-8294-7. |
Number | Date | Country | |
---|---|---|---|
20070296469 A1 | Dec 2007 | US |
Number | Date | Country | |
---|---|---|---|
60624661 | Nov 2004 | US |