Claims
- 1. A data reproduction device comprising:an A/D (Analog/Digital) converter quantizing a reproduction signal read from data recorded on a recording medium to produce quantized data based on a sampling clock; a reproduction signal determination unit including a single maximum likelihood decoder which determines rising and falling parts of said reproduction signal based on the quantized data, and outputting a gate signal corresponding to a result of determining the rising and falling parts; a leading-edge clock generation unit generating a leading-edge clock signal synchronous to a leading edge indicating a rising part of said reproduction signal; a trailing-edge clock generation unit generating a trailing-edge clock signal synchronous to a trailing edge indicating a falling part of said reproduction signal; a signal switch unit generating the sampling clock by selecting one of the leading-edge clock signal and the trailing-edge clock signal based on a value of the gate signal; and a signal supply unit supplying the sampling clock to said A/D converter, wherein said data reproduction device reproduces said data recorded on the recording medium by executing digital signal processing on said quantized data.
- 2. The data reproduction device as claimed in claim 1, wherein said leading-edge clock generation unit generates a clock synchronous to the leading edge of said reproduction signal as the leading-edge clock signal, said leading edge being detected based on a phase difference between said data reproduced by said data reproduction device and the sampling clock, wherein said trailing-edge clock generation unit generates a clock synchronous to the trailing edge of said reproduction signal as the trailing-edge clock signal, said trailing edge being detected based on the phase difference between said data reproduced by said data reproduction device and the sampling clock.
- 3. The data reproduction device as claimed in claim 1, wherein said reproduction signal determination unit determines said rising and falling parts of said reproduction signal based on a predetermined standard value.
- 4. The data reproduction device as claimed in claim 3, said data reproduction device further comprising a memory that stores the predetermined standard value modifiable from outside said data reproduction device, wherein said reproduction signal determination unit determines said rising and falling parts of said reproduction signal based on the predetermined standard value read from said memory.
- 5. The data reproduction device as claimed in claim 1, wherein said reproduction signal determination unit obtains a standard bit value from said quantized data in said A/D converter, and determines said rising and falling parts of said reproduction signal based on the standard bit value.
- 6. The data reproduction device as claimed in claim 1, wherein said signal switch unit generates the sampling clock based on the gate signal shifted by a fixed period.
- 7. The data reproduction device as claimed in claim 1, wherein said signal supply unit includes a phase adjustment unit adjusting a phase of said sampling clock supplied to said A/D converter.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-196999 |
Jun 2000 |
JP |
|
Parent Case Info
This is a Divisional of Ser. No. 09/774,100 filed Jan. 31, 2001 now U.S. Pat. No. 6,603,419.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4989196 |
Ishikawa et al. |
Jan 1991 |
A |
5598389 |
Nakano et al. |
Jan 1997 |
A |
5745468 |
Nakano |
Apr 1998 |
A |
Foreign Referenced Citations (8)
Number |
Date |
Country |
4-4341928 |
Nov 1992 |
JP |
404341928 |
Nov 1992 |
JP |
5-74057 |
Mar 1993 |
JP |
8-163399 |
Jun 1996 |
JP |
08163399 |
Jun 1996 |
JP |
8-339545 |
Dec 1996 |
JP |
9-73734 |
Mar 1997 |
JP |
9-120598 |
May 1997 |
JP |