Claims
- 1. A data terminal including a demodulator for receiving a frequency-shift keyed (FSK) phase-coherent modulated signal having at least two frequencies, said demodulator including a phase-locked loop (PLL) circuit, said PLL circuit comprising:
- phase detection and integration means for receiving said modulated signal and generating an integrated signal;
- a filter coupled to said phase detection and integration means;
- a controllable oscillator coupled to said filter for producing an oscillator signal;
- sequencing means, responsive to said oscillator signal and coupled to said phase detection and integration means, for controlling said phase detection and integration means; and
- logic means, responsive to said sequencing means, for extracting digital data from said modulated signal,
- wherein said phase detection and integration means comprises means for integrating a portion of said modulated input signal resulting from a product of said modulated input signal and a control signal output by said sequencing means, further wherein said phase detection and integration means includes a switch/modulator circuit, an integrator and a delay circuit, and wherein said sequencing means controls said switch/modulator circuit and said integrator.
- 2. A data terminal including a demodulator for receiving a frequency-shift keyed (FSK) phase-coherent modulated signal having at least two frequencies, said demodulator including a phase-locked loop (PLL) circuit, said PLL circuit comprising:
- phase detection and integration means for receiving said modulated signal and generating an integrated signal;
- a filter coupled to said phase detection and integration means;
- a controllable oscillator coupled to said filter for producing an oscillator signal;
- sequencing means, responsive to said oscillator signal and coupled to said phase detection and integration means, for controlling said phase detection and integration means; and
- logic means, responsive to said sequencing means, for extracting digital data from said modulated signal,
- wherein said phase detection and integration means includes a switch/modulator circuit, an integrator and a delay circuit, and
- wherein said sequencing means controls said switch/modulator circuit and said integrator.
- 3. The data terminal as claimed in claim 1, wherein said sequencing means produces a control signal to control said phase detection and integration means, a frequency of said control signal is equal to one half of a bit rate of said modulated signal when a frequency of said oscillator signal is not coupled to said frequency of said modulated signal.
- 4. The data terminal as claimed in claim 3, wherein said frequency of said control signal is equal to a bit rate of said modulated signal when said frequency of said oscillator signal is coupled to said frequency of said modulated signal.
- 5. A data terminal including a demodulator for receiving a frequency-shift keyed (FSK) phase-coherent modulated signal having at least two frequencies, said demodulator including a phase-locked loop (PLL) circuit, said PLL circuit comprising:
- phase detection and integration means for receiving said modulated signal and generating an integrated signal;
- a filter coupled to said phase detection and integration means;
- a controllable oscillator coupled to said filter for producing an oscillator signal;
- sequencing means, responsive to said oscillator signal and coupled to said phase detection and integration means, for controlling said phase detection and integration means; and
- logic means, responsive to said sequencing means, for extracting digital data from said modulated signal,
- wherein said logic means includes a data integrator for outputting an output integrator signal and a comparator for comparing said output integrator signal with an amplitude-determined value per time interval, said time interval determined by said sequencing means.
- 6. A demodulator for receiving a frequency-shift keyed (FSK) phase-coherent modulated signal having at least two frequencies, said demodulator including a phase-locked loop (PLL) circuit, said PLL circuit comprising:
- phase detection and integration means for receiving said modulated signal and generating an integrated signal;
- a filter coupled to said phase detection and integration means;
- a controllable oscillator coupled to said filter for producing an oscillator signal;
- sequencing means, responsive to said oscillator signal and coupled to said phase detection and integration means, for determining when said modulated signal is integrated in said phase detection and integration means; and
- logic means, responsive to said sequencing means, for extracting digital data from said modulated signal,
- wherein said phase detection and integration means comprises means for integrating a portion of said modulated input signal resulting from a product of said modulated input signal and a control signal output by said sequencing means, further wherein said phase detection and integration means includes a switch/modulator circuit,_ an integrator and a delay circuit, and wherein said sequencing means controls said switch/modulator circuit and said integrator.
Priority Claims (2)
Number |
Date |
Country |
Kind |
93201445 |
May 1993 |
EPX |
|
93201872 |
Jun 1993 |
EPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/245,392, filed May 18, 1994 now abandoned.
US Referenced Citations (11)
Foreign Referenced Citations (1)
Number |
Date |
Country |
WO9107832 |
May 1991 |
WOX |
Non-Patent Literature Citations (1)
Entry |
Motorola Semiconductor Technical Data Advanced Information MC 68194 Carrier Band Modem (cbm) Motorola Feb. 12, 1986. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
245392 |
May 1994 |
|