Claims
- 1. A data transfer system for transferring data between a plurality of microprocessors, comprising:
- (A) a first microprocessor for outputting control data to control other microprocessors, said first microprocessor having a transmission path for the exclusive use of transmission of a transmission request signal for requesting permission for transmission of the control data to said other microprocessors, or of reception of a reception permission signal for permitting reception of the control data transmitted from said first microprocessor, which reception permission signal is transmitted from said other microprocessors, wherein said first microprocessor outputs the control data to said other microprocessors after outputting said transmission request signal through said dedicated transmission path to said other microprocessors;
- (B) a second microprocessor operative in accordance with the control data outputted from said first microprocessor, said second microprocessor being arranged to transmit said reception permission signal through said dedicated transmission path to said first microprocessor, if it is acceptable to receive the control data from said first microprocessor, within a predetermined period of time since reception of said transmission request signal transmitted from said first microprocessor through said dedicated transmission path; and
- (C) a third microprocessor operative in accordance with the control data outputted from said first microprocessor, said third microprocessor being arranged to transmit said reception permission signal through said dedicated transmission path to said first microprocessor, if it is acceptable to receive the control data from said first microprocessor, within a predetermined period of time since reception of said transmission request signal transmitted from said first microprocessor through said dedicated transmission path, said third microprocessor being different from said second microprocessor.
- 2. A system according to claim 1, wherein said control data is serially transmitted from said first microprocessor to said second or third microprocessor.
- 3. A system according to claim 1, wherein said control data outputted from said first microprocessor includes microprocessor control data for controlling said second or third microprocessor, and code data indicating as to which one of said second or third microprocessor is controlled by said microprocessor control data.
- 4. A system according to claim 2, wherein said first microprocessor is arranged to output code data indicative of the microprocessor from which said reception permission signal is outputted, said microprocessor control data, and a synchronizing signal synchronized with said microprocessor control data, after a predetermined period of time since said reception permission signal is outputted from said second or third microprocessor.
- 5. A system according to claim 4, wherein said code data has an inversion period which is the same as that of said synchronizing signal.
- 6. A data transfer system for transferring data between a plurality of microprocessors, comprising:
- (A) a first microprocessor for outputting control data to control other microprocessors, said first microprocessor having a transmission path for the exclusive use of transmission of a transmission request signal for requesting permission for transmission of the control data to said other microprocessors, or of reception of a reception permission signal for permitting reception of the control data transmitted from said first microprocessor, which reception permission signal is transmitted from said other microprocessors, wherein when said first microprocessor does not receive said reception permission signal from said other microprocessors within a predetermined period of time since outputting of said transmission request signal through said dedicated transmission path to said other microprocessors, said first microprocessor outputs again said transmission request signal;
- (B) a second microprocessor operative in accordance with the control data outputted from said first microprocessor, said second microprocessor being arranged to transmit said reception permission signal through said dedicated transmission path to said first microprocessor, and then receive the control data transmitted from said first microprocessor, if it is acceptable to receive the control data from said first microprocessor, within a predetermined period of time since reception of said transmission request signal transmitted from said first microprocessor through said dedicated transmission path; and
- (C) a third microprocessor operative in accordance with the control data outputted from said first microprocessor, said third microprocessor being arranged to transmit said reception permission signal through said dedicated transmission path to said first microprocessor, and then receive the control data transmitted from said first microprocessor, if it is acceptable to receive the control data from said first microprocessor, within a predetermined period of time since reception of said transmission request signal transmitted from said first microprocessor through said dedicated transmission path, said third microprocessor being different from said second microprocessor.
- 7. A system according to claim 6, wherein said control data is serially transmitted from said first microprocessor to said second or third microprocessor.
- 8. A system according to claim 6, wherein said control data outputted from said first microprocessor includes microprocessor control data for controlling said second or third microprocessor, and code data indicating as to which one of said second or third microprocessor is controlled by said microprocessor control data.
- 9. A system according to claim 8, wherein said first microprocessor is arranged to output code data indicative of the microprocessor from which said reception permission signal is outputted, said microprocessor control data, and a synchronizing signal synchronized with said microprocessor control data, after a predetermined period of time since said reception permission signal is outputted from said second or third microprocessor.
- 10. A system according to claim 9, wherein said code data has an inversion period which is the same as that of said synchronizing signal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
60-206333 |
Sep 1985 |
JPX |
|
Parent Case Info
This is a continuation application under 37 CFR 1.62 of prior application Ser. No. 08/041,531, filed Apr. 2, 1993, now abandoned, which is a continuation of Ser. No. 07/316,578, filed Feb. 28, 1989, abandoned, which is a continuation of Ser. No. 06/910,403, filed Sep. 22, 1986, abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0051332 |
Dec 1982 |
EPX |
Continuations (3)
|
Number |
Date |
Country |
Parent |
41531 |
Apr 1993 |
|
Parent |
316578 |
Feb 1989 |
|
Parent |
910403 |
Sep 1986 |
|