Claims
- 1. An information processing system comprising:
- a first circuit for outputting a first digital signal in synchronism with a first clock;
- a plurality of second circuits for outputting a second digital signal in synchronism with said first clock;
- a third circuit for retrieving said first digital signal in synchronism with a second clock of the same frequency as said first clock;
- a plurality of fourth circuits for retrieving said second digital signal in synchronism with said second clock of the same frequency as said first clock;
- a first signal communication path for transmitting said first digital signal from said first circuit to said third circuit;
- a plurality of second signal communication paths for transmitting said second digital signal from said second circuits to said fourth circuits;
- a fifth circuit for retrieving said first digital signal at a timing different from said third circuit in response to said second clock signal;
- a plurality of sixth circuits for changing the propagation time of said second signal communication path in two states of propagation time; and
- a seventh circuit for comparing the digital signal retrieved by said third circuit and the digital signal retrieved by said fifth circuit and controlling said sixth circuits according to the result of comparison.
- 2. An information processing system according to claim 1, further comprising:
- a signal generating circuit for generating said first digital signal which changes in a predetermined manner and applying said first digital signal to said first circuit.
- 3. An information processing system according to claim 2, wherein said signal generating circuit generates said first digital signal by frequency-dividing said first clock.
- 4. An information processing circuit according to claim 2 wherein said seventh circuit controls said sixth circuits in such a manner as not to change the propagation time when said third and fifth circuits have retrieved the same signal, and controls said sixth circuits in such a manner as to change the propagation time when said third and fifth circuits have retrieved different signals.
- 5. An information processing system according to claim 4 wherein said seventh circuit decides whether to control said sixth circuits according to an external signal applied to said seventh circuit.
- 6. An information processing system according to claim 5 wherein said seventh circuit controls said sixth circuits when said external signal is a signal for initializing the information processing system.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-065545 |
Mar 1995 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/618,787, filed Mar. 20, 1996, now U.S. Pat. No. 5,729,550.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4301417 |
Jansen et al. |
Nov 1981 |
|
4426713 |
Shimizu et al. |
Jan 1984 |
|
5524112 |
Azuma et al. |
Jun 1996 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
618787 |
Mar 1996 |
|