Claims
- 1. A DC offset canceller including:
a DC level fixing signal generator that receives feedback input of two output signals from a mixer and generates a level fixing control signal to fix the DC level of the two output signals according to the input values; a DC offset canceling signal generator that receives feedback input of two output signals from the mixer and generates offset canceling control signals to cancel the relative difference between the DC levels of the two output signals according to the input values; and a DC level fixing and offset canceling circuit that fixes the DC level of each of the two output signals from the mixer and cancels the relative difference between the DC levels of the two output signals according to the level fixing control signal and the offset canceling control signals.
- 2. A DC offset canceller as recited in claim 1 wherein the mixer is included in a direct conversion transceiver.
- 3. A DC offset canceller as recited in claim 1 wherein the DC offset canceling signal generator includes:
a differential amplifier that receives two output signals from the mixer and outputs two output signals after differential amplification; and a smoother that smoothes the two output signals from the differential amplifier and outputs the offset canceling control signals.
- 4. A DC offset canceller as recited in claim 1 wherein the DC offset canceling signal generator includes:
a differential amplifier that receives two output signals from the mixer and outputs two output signals after differential amplification; and a smoother that smoothes the two output signals from the differential amplifier and outputs the offset canceling control signals wherein the smoother includes low pass filters.
- 5. A DC offset canceller as recited in claim 1 wherein the DC level fixing & offset canceling circuit includes:
a first PMOS transistor, a second PMOS transistor, a third PMOS transistor, and a fourth PMOS transistor wherein the drains and the sources of the first PMOS transistor and the second PMOS transistor are connected to each other, the drains and the sources of the third PMOS transistor and the fourth PMOS transistor are connected to each other, each set of the common drains is connected to the two output terminals of the mixer, the gates of the second PMOS transistor and the third PMOS transistor are connected to each other with the level fixing control signal applied to the common gate, and the offset canceling control signals are applied to the gate of the first PMOS transistor and to the gate of the fourth PMOS transistor, respectively, to characterize the apparatus for canceling DC offset in direct conversion transceivers.
- 6. A method of correcting DC offset between output signals output from a mixer including:
fixing the DC levels of the two signals output from the mixer; detecting the two DC levels that are fixed as above; and canceling an offset between the DC levels of the two signals output from the mixer by lowering the level of the relatively high DC and raising the level of the relatively low DC on the basis of the relative difference between the two DC levels.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-2001-0014785 |
Mar 2001 |
KR |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of co-pending U.S. patent application Ser. No. 10/105,093 (Attorney Docket No. BEKAP105), entitled APPARATUS AND A METHOD FOR CANCELING DC OFFSET IN DIRECT CONVERSION TRANSCEIVER filed Mar. 22, 2002 which is incorporated herein by reference for all purposes, which claims priority to Korean Patent Application No. 10-2001-0014785, filed Mar. 22, 2001, which is incorporated herein by reference for all purposes.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10105093 |
Mar 2002 |
US |
Child |
10245827 |
Sep 2002 |
US |