Claims
- 1. An amplifier comprising at least one output and first and second supply rails, the amplifier further comprising offset cancellation logic which is operable in a calibration mode to generate a first offset cancellation signal when the at least one output is coupled to a first voltage corresponding to the first supply rail, and a second offset cancellation signal when the at least one output is coupled to a second voltage corresponding to the second supply rail, the offset cancellation logic further being operable to facilitate at least partial cancellation of an offset voltage associated with the at least one output during a normal operation mode using a third offset cancellation signal which substantially corresponds to an average of the first and second offset cancellation signals.
- 2. The amplifier of claim 1 wherein the amplifier comprise one of a switching amplifier topology and a linear amplifier topology.
- 3. The amplifier of claim 1 wherein the switching amplifier topology employs continuous-time feedback from the at least one output.
- 4. The amplifier of claim 1 wherein the amplifier comprises one of a single-ended amplifier and a differential amplifier.
- 5. The amplifier of claim 1 wherein the amplifier comprises multiple channels, each of the channels comprising an instance of the offset cancellation logic.
- 6. The amplifier of claim 1 wherein the offset cancellation logic is operable to generate the third offset cancellation signal during the calibration mode.
- 7. The amplifier of claim 1 wherein the amplifier comprises a switching differential amplifier, and the at least one output comprises first and second outputs which together form a differential output.
- 8. The amplifier of claim 7 wherein the offset cancellation logic is operable to generate the first offset cancellation signal when the first and second outputs are coupled to the first voltage, and the second offset cancellation signal when the first and second outputs are coupled to the second voltage.
- 9. The amplifier of claim 1 wherein the offset cancellation logic comprises a digital-to-analog converter (DAC), a first up/down counter, a second up/down counter, and calibration control logic, the calibration control logic being operable to configure the amplifier for the calibration and normal operation modes, the calibration control logic further being operable during the calibration mode to control the first and second counters and the DAC via one of the counters to generate the first and second offset cancellation signals, the DAC being operable during normal operation mode to generate the third offset cancellation signal.
- 10. The amplifier of claim 1 wherein the amplifier is optimized for operation in a frequency range.
- 11. The amplifier of claim 10 wherein the frequency range comprises the audio frequency range.
- 12. The amplifier of claim 1 further comprising a processor stage and a power output stage, the offset cancellation logic being part of the processor stage.
- 13. At least one computer-readable medium having data structures stored therein representative of the processor stage of claim 12.
- 14. The at least one computer-readable medium of claim 13 wherein the data structures comprise a simulatable representation of the processor stage.
- 15. The at least one computer-readable medium of claim 14 wherein the simulatable representation comprises a netlist.
- 16. The at least one computer-readable medium of claim 13 wherein the data structures comprise a code description of the processor stage.
- 17. The at least one computer-readable medium of claim 16 wherein the code description corresponds to a hardware description language.
- 18. A set of semiconductor processing masks representative of at least a portion of the processor stage of claim 12.
- 19. An integrated circuit comprising the offset cancellation logic of claim 1.
- 20. An electronic system comprising the integrated circuit of claim 19.
- 21. A switching amplifier comprising
a power output stage comprising first and second outputs forming a differential output, and first and second supply rails; and a processor stage operable to receive an input signal and generate a processed differential signal for amplification by the power output stage, the processor stage further comprising offset cancellation logic which is operable in a calibration mode to generate a first offset cancellation signal when the first and second outputs are coupled to a first voltage corresponding to the first supply rail, and a second offset cancellation signal when the first and second outputs are coupled to a second voltage corresponding to the second supply rail, the offset cancellation logic further being operable to facilitate at least partial cancellation of an offset voltage associated with the different output during a normal operation mode using a third offset cancellation signal which substantially corresponds to an average of the first and second offset cancellation signals.
- 22. A method for facilitating at least partial cancellation of an offset voltage associated with first and second outputs of an amplifier, the amplifier having first and second supply rails associated therewith, the method comprising:
configuring the amplifier for a calibration mode, and in the calibration mode,
setting the first and second outputs to a first voltage associated with the first supply rail; while the first and second outputs are at the first voltage, determining a first offset cancellation signal by which the offset voltage is substantially canceled; setting the first and second outputs to a second voltage associated with the second supply rail; and while the first and second outputs are at the second voltage, determining a second offset cancellation signal by which the offset voltage is substantially canceled; and configuring the amplifier for a normal operation mode, and in the normal operation mode at least partially canceling the output offset voltage using a third offset cancellation signal which substantially corresponds to an average of the first and second offset cancellation signals.
RELATED APPLICATION DATA
[0001] The present application claims priority under 35 U.S.C. 119(e) to U.S. Provisional Patent Application No. 60/458,471 for DC OFFSET SELF-CALIBRATION SYSTEM FOR A SWITCHING POWER AMPLIFIER filed on Mar. 28, 2003 (Attorney Docket No. TRIPP040P), the entire disclosure of which is incorporated herein by reference for all purposes.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60458471 |
Mar 2003 |
US |