The present invention relates to high voltage direct current (HVDC) converters, and particularly to a DC side fault isolator for HVDC converters for separating the HVDC converter from an external power grid during direct current side faults.
A high voltage direct current (HVDC) converter converts electric power from high voltage alternating current (AC) to high voltage direct current, or vice-versa. HVDC is used as an alternative to AC for transmitting electrical energy over long distances or between AC power systems of different frequencies. A complete converter station can contain several such converters in series and/or parallel (multi-module HVDC converters).
HVDC converters are divided into two main categories: line-commutated converters and forced-commutated voltage-sourced converters. Line-commutated converters use on-controlled and off-uncontrolled switches; i.e., thyristors. Forced-commutated voltage-source converters (VSCs) use on-controlled and off-uncontrolled devices, namely insulated-gate bipolar transistors (IGBTs).
At present, both the line-commutated and voltage-source technologies are important, with line-commutated converters used mainly where very high capacity and efficiency are needed, and voltage-source converters used mainly for interconnecting weak AC systems, such as connecting large-scale wind power to the grid. The market for HVDC voltage-source converters is growing relatively fast, driven partly by the surge in investment in offshore wind power, with one particular type of converter, the Modular Multi-Level Converter (MMC) emerging as a front-runner, due to its modularity and scalability.
Like the two-level converter and the six-pulse line-commutated converter, a MMC typically can consist of six valves (or “arms”), each connecting one AC terminal to one DC terminal. However, where each valve of the two-level converter can be effectively a high voltage controlled switch consisting of a large number of IGBTs connected in series, each arm of a MMC can be a separate controllable voltage source in its own right. Generally, each MMC arm consists of a number of independent converter sub-modules, each containing its own storage capacitor. In the most common form of the circuit, the half-bridge variant, each sub-module contains two IGBTs connected in series across the capacitor, with the midpoint connection and one of the two capacitor terminals brought out as external connections. Depending on which of the two IGBTs in each sub-module is turned on, the capacitor is either bypassed or connected into the circuit. Each sub-module therefore can act as an independent two-level converter generating a voltage of either 0 or Vsm (where Vsmis the sub-module capacitor voltage). With a suitable number of sub-modules connected in series, the valve can synthesize a stepped voltage waveform that approximates very closely to a sine-wave and typically contains very low levels of harmonic distortion. The MMC differs from other types of converters in that current typically flows continuously in all six arms of the converter throughout the mains-frequency cycle. As a result, concepts such as “on-state” and “off-state” have no meaning in the MMC. The direct current splits equally into the converter legs and the alternating current splits equally into the upper and lower arm of each phase.
In HVDC systems, limiting fault currents is vital to protect the converter semiconductor devices, which are the most sensitive components in the system. Unfortunately, the VSC and half-bridge MMC are defenseless against DC side faults since their free-wheeling diodes function as an uncontrolled rectifier bridge and feed the DC fault, even if the semiconductor devices are turned off. During the DC fault, the AC side current contribution into DC fault passes through the free-wheeling diodes. As a result, the diodes can be damaged due to the high fault current. This rectification mode of operation is shown in
In
AC circuit breakers (ACCBs) can be used to achieve the required DC protection, but the free-wheeling diodes used with IGBTs are fast recovery diodes characterized by low surge current withstand capability. These free-wheeling diodes should withstand the fault current until the circuit breaker trips. Thus, there can be a risk in depending on ACCB protection alone, since the semiconductor devices can be damaged due to high fault currents. To enhance the reliability of AC circuit breakers in DC protection, converter embedded devices can be used in conjunction with the AC circuit breakers.
In the Single Thyristor Switch Scheme (STSS), a single thyristor switch is connected in each sub-module of the MMC, as shown in
Because the STSS protects the semiconductor devices but typically cannot prevent the grid current contribution into the DC fault, an evolution was later introduced to address this shortcoming. The Double Thyristor Switch Scheme (DTSS) can be used to protect the semiconductor devices by sharing the current with the free-wheeling diodes and simultaneously prevent the grid current contribution, which can allow the DC-link current to freely decay. In this scheme, a double thyristor switch (back-to-back thyristor) is connected across the semiconductor devices, as shown in
The STSS and DTSS can also be applied to the VSC configuration by connecting the thyristor across each semiconductor device, as shown in
Thus, a DC side fault isolator for HVDC converters solving the aforementioned problems is desired.
The direct current (DC) side fault isolator for high voltage direct current (HVDC) converters includes a first set of double thyristor switches connected across the line-to-line voltage terminals between first and second phases of alternating current (AC) terminals of a HVDC converter, and a second set of double thyristor switches connected across the line-to-line voltage terminals between the second phase and a third phase of the AC terminals of the HVDC converter. In use, the first and second sets of double thyristor switches separate the HVDC converter from an external power grid during direct current side faults by turning on these thyristors. In the case where the HVDC converter is a two-level voltage-source converter, the first and second sets of double thyristor switches each include three double thyristor switches. In the case where the HVDC converter is a half-bridge modular multilevel converter, the first and second sets of double thyristor switches each include 3n double thyristor switches, where n is a number of sub-modules per arm of the half-bridge modular multilevel converter.
These and other features of the present invention will become readily apparent upon further review of the following specification and drawings.
Similar reference characters denote corresponding features consistently throughout the attached drawings.
As shown in
In the case of the conventional two-level VSC, the equivalent impedance seen by the grid 18 during the DC side fault before and after firing the thyristors 12 is the same, which is equal to the impedance of the interfacing impedance (4), as shown in
On the other hand, in the MMC case, the equivalent impedance during a DC side fault after firing the thyristors (
By turning on the combined thyristors 12 on the AC side, the following benefits can be gained: complete segregation between the AC grid 18 and converter 14 during DC faults (there is no AC current contribution into the DC fault; i.e., the same AC current magnitudes exist before and after firing of the thyristors 12); the AC currents will not be affected by turning the thyristors 12 on; i.e., the same AC current magnitudes exist before and after firing of the thyristors 12; and the DC-link current will decay freely to zero. Once the fault current is zero, the DC side should be disconnected from the DC terminals of the converter 14. At this instant, the thyristors 12 can be turned off and the AC grid current will decrease automatically to zero, since the uncontrolled bridge rectifier is connected to an open circuit after disconnecting the DC side. However, if the time needed for a fault current to decay to zero is larger than the tripping time of ACCBs 16 (at least three cycles), the ACCBs 16 will disconnect the system from the grid 18 to protect the interfacing transformer and the thyristor switches 12, while the DC-link current continues its decay. Additionally, the system 10 provides lower dv/dt across thyristors 12, and further, no relatively complicated DC circuit breaker is typically needed in conjunction with this topology, since the DC-link current is able to decay freely to zero.
Thyristors are often subjected to a high rate of voltage change during operation. This produces a capacitive displacement current in the device, which can cause undesirable turn on. This is known as the dv/dt effect, and the maximum dv/dt for which the device maintains its blocking capability is known as its dv/dt capability. Below, a comparison between the thyristors' dv/dt stresses for the conventional STSS and DTSS and the present system is provided.
In STSS, the thyristor is connected across the semiconductor device. During normal operating conditions, the voltage across semiconductor devices changes between 0 and Vsw. In the case of a VSC, Vsw, is equal to the DC-link voltage (Vdc), while it is equal to the voltage of each sub-module's capacitor (Vdc/n) in the case of the MMC, where n is the number of sub-modules per arm. The dv/dt on the single thyristor switch for the VSC and MMC are given by equations (1) and (2), respectively, as follows:
where Ton/off is the time needed for the semiconductor device to change its state from ON to OFF, or vice versa. Six and 6n single thyristor switches with a voltage rating of Vdc, and Vdc/n are typically needed for the VSC and MMC configurations, respectively.
In the DTSS, a back-to-back thyristor switch is also connected across each semiconductor device; i.e., it will have the same dv/dt as the STSS, as given below in equations (3) and (4), as follows:
Similarly, six and 6n double thyristor switches with a voltage rating of Vdc, and Vdc/n are typically needed for the VSC and MMC configurations, respectively.
In the present system, the back-to-back thyristors used in the DTSS are combined and divided into two groups (i.e., there are 3 and 3n back-to-back thyristor switches 12 per group for the VSC and MMC, respectively). Each group is connected across the AC terminals of the converter 14, as shown in
Comparing equations (3) and (5) shows that the thyristor dv/dt decreased by 66% in the present system. Additionally, thyristors with lower voltage ratings can be used. During normal conditions, the highest instantaneous value of line voltage Vdc is shared between three series back-to-back thyristor switches, which means a thyristor with a voltage rating of Vdc/3 can be used, i.e., the voltage rating of thyristors can also be decreased by 66% with the present system, for example.
In the MMC case, there is a voltage step of ±Vsw with each change in converter line voltage. Since the voltage step is shared between 3n series back-to-back thyristor switches, the corresponding dv/dt across each thyristor of the present system is given by equation (6), as follows:
Comparing equations (4) and (6) shows that the dv/dt for each thyristor decreased by
in the present system. Based on equations (4) and (6),
iD
where ia+ and ia− are the positive and negative currents of phase “a”, respectively.
In the STSS, the per-phase AC current will be shared between the thyristors and diodes (
ia+=iD
In the DTSS, the per-phase AC current will be shared between the thyristors and diodes (
ia+iD
In the present method, the full AC current passes through the thyristors, as shown in
The steady state currents of thyristors and diodes during a DC fault in the present system are given by equations (10) and (11), respectively, as follows:
iS=ia°, iS′=ia−, (10)
iD
It is clear that the thyristors associated with the present system can have a higher current rating because they carry the full AC current. On the other hand, the involved thyristors in the STSS and DTSS are sharing the current with the free-wheeling diodes, as shown in
The following illustrates the DC side performance during DC faults in VSC-HVDC, as well as in MMC-HVDC systems. DTSS and the present system provide complete or substantially complete segregation between the AC and DC sides during DC side faults, however DC side protection with ACCBs only, or STSS, typically does not provide this segregation. In the VSC with grid contributions (STSS or AC breakers only), when the DC fault occurs, the DC fault current goes through three different stages, which can be summarized as follows: the capacitor discharge stage, in which the DC-link capacitor starts discharging, and the discharge current has a high peak and decays with the time (natural response); the diode free-wheel stage, which is initiated as the DC fault commutates to the to converter free-wheeling diodes when the DC-link voltage reaches zero and the cable inductance drives the current around the free-wheeling path (each converter leg carries one third of the fault current). At this stage, the initial diode currents are high which can damage them, then the current decays with time; and the grid-side current feeding stage (forced response), in which the DC-link capacitor and cable inductor have a forced current source response, where the grid current contribution into the DC fault (igc) is the summation of the positive three-phase fault currents.
In the case without grid contributions (the DTSS or the present system or present method), the DC fault current will behave as in the capacitor discharge and diode free-wheel stages above. This allows the DC-link current to decay freely to zero (DC fault current suppression capability).
For the MMC, due to the MMC's particular topology, the DC link capacitors are no longer connected to the DC side during DC faults (as shown in
With grid contribution (STSS or ACCBs only), the DC fault current will behave as in the grid-side current feeding stage, i.e., the DC-link current will increase to a value equal to the summation of the positive three-phase fault currents after incidence of the fault.
A simulation study was conducted and the block diagram for the simulated HVDC system is shown in
The corresponding simulation results for VSC and MMC topologies are shown in
The DC-link currents of the VSC and MMC are shown in
It is to be understood that the present invention is not limited to the embodiments described above, but encompasses any and all embodiments within the scope of the following claims.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/US2015/013041 | 1/27/2015 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2015/113033 | 7/30/2015 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
8570779 | Dommaschk | Oct 2013 | B2 |
20130063995 | Norrga | Mar 2013 | A1 |
20130208514 | Trainer | Aug 2013 | A1 |
20130208521 | Trainer | Aug 2013 | A1 |
20140002933 | Gao | Jan 2014 | A1 |
20150116881 | Burnett | Apr 2015 | A1 |
Number | Date | Country |
---|---|---|
102801140 | Nov 2012 | CN |
202817721 | Mar 2013 | CN |
5-328594 | Dec 1993 | JP |
WO 2013112981 | Aug 2013 | WO |
WO 2013127462 | Sep 2013 | WO |
Entry |
---|
Yalong Li et al., “Analysis on Fault Current Stress for Power Switches in Modular Multilevel Converter Based DC System”, CURENT 2013 Site Visit and Industry Conference, UTK, Knoxville, (2013), 5 pages. |
Number | Date | Country | |
---|---|---|---|
20170033708 A1 | Feb 2017 | US |
Number | Date | Country | |
---|---|---|---|
61932223 | Jan 2014 | US |