The present invention relates to gate drivers, and more particularly, to gate drivers having a variable supply voltage that provides for maximum load efficiencies over a variety of load current ranges and operating frequencies of switched power supplies.
Every electronic circuit is designed to operate off of some supply voltage, which is usually assumed to be constant. A voltage regulator provides the constant DC output voltage and contains circuitry that continuously holds the output voltage at a regulated value regardless of changes in a load current or input voltage. A linear voltage regular operates by using a voltage current source to output a fixed voltage. A control circuit must monitor the output voltage and adjust the current source to hold the output voltage at the desired value.
Circuit designers have limited options for the drive voltages applied to the drive circuits of transistor switches for switched power supplies. They can use the input voltage Vin which for many applications will be equal to 12 volts or the system bias voltage VCC which normally comprises 5 volts. If the higher voltage Vin is used as the gate driver voltage, there are efficiency losses at the low end of the load current for the switched power supply circuit. If the system voltage VCC is used as the drive voltage, the high end efficiencies are lost for higher load currents. Thus, there is a need for a gate driver topology that provides maximum load efficiency over a wide variety of load current ranges of switched power supplies.
The present invention disclosed and claimed herein, in one aspect thereof, comprises a circuit including first and second inputs. The first input is for receiving a supply voltage from a voltage supply. A second input receives a sensed current signal from an output of a DC to DC converter. An output of the circuit provides an adjustable drive voltage to a drive circuit of the DC to DC converter. First circuitry adjusts the drive voltage responsive to the input supply voltage and the sensed current signal to provide the adjustable output voltage at the output.
For a more complete understanding of the present invention and the advantages thereof, reference is now made to the following description taken in conjunction with the accompanying Drawings in which:
Referring now to the drawings, wherein like reference numbers are used herein to designate like elements throughout the various views, embodiments of the present invention are illustrated and described, and other possible embodiments of the present invention are described. The figures are not necessarily drawn to scale, and in some instances the drawings have been exaggerated and/or simplified in places for illustrative purposes only. One of ordinary skill in the art will appreciate the many possible applications and variations of the present invention based on the following examples of possible embodiments of the present invention.
Referring now to
While the driver supply voltage 110 can come from either of the system voltage input Vin from power supply 112 or from the chip bias voltage VCC from the bias supply voltage 102, various limitations are associated with the use of each of the supplies. Referring now to
One solution for providing better efficiencies at both high end and low end load currents is to utilize a variable gate drive voltage to power the driver circuit 106 using, for example, the circuitry illustrated in the block diagram of
The proposed operation of the adaptive drive voltage supply 302 throttles the gate to source voltage Vgs applied to the power FET switches of the power stage 108 as a function of load or inductor current and/or the switching frequency in the switching converter. In order to achieve the lowest Rdson on in a MOSFET circuit without compromising the reliability of the device, vis-a-vis the rated Vgs, the gate voltage is driven as high as possible. Lower values of Rdson lower the power dissipated across the transistors and the power stage 108 for a given Rms current. Alternatively, other losses within the power switches of the power stage 108 are dissipated in the gate driver and these losses are related to the drive voltage as well as the gate charge characteristics of the particular FET and the switching frequency of the power stage 108. For any given system, the described scheme will provide the adjustability needed to select the boundary driving voltage for a given load 114 or inductor current range as well as switching frequency changes. Thus, using the load information (inductor or output current, and/or switching frequency of the switches) the gate voltage is modulated by the adaptor drive voltage supply circuitry 302 to achieve the minimum power loss mechanism resulting from the driver and the Rdson from the FET switch itself.
Referring now to
Referring now to
where
Pout=V0×Iout
P1=VCC×ICC
P1=Vin×In
P3=Vdr×Idr
Thus, the value of Vdr provided to the driver circuit 106 may be altered such that the value of P3 will change in the above equation. The value of P3 may then be set based upon the determined load current through node 504 such that the efficiency of the DC to DC converter is provided at a maximum value over a range of load currents.
Referring now to
In a first embodiment illustrated in
This configuration represents, but is not limited to, a series pass linear regulator implementation. Any linear application that achieves the result of a current controlled voltage source for the purpose of varying gate drive voltage as a function of load current in switching power supply applications for overall improved system efficiency is implied by this implementation. The above described implementation provides an output voltage Vout=R3×(1+R1/R2)×Isen. Efficiency=Vout/Vin. Thus, the variable output drive voltage is controlled to vary linearly over an established ramp by selecting the appropriate values of R1, R2 and R3.
Referring now to
Referring now to
In addition to using an analog implementation that uses the resistor and impedance network to program the variable voltage output, digital control signals may be generated to control the variable output voltage using any number of digital circuit configurations as illustrated in
Using the input voltage VIN to output load current IOUT/IL and the switching frequency FSW, the drive voltage may be controlled. This analysis attempts to derive an efficiency optimized Vgs as a function of output load, to minimize the sum of driver switching loss and FET losses related to Rdson.
Using the datasheet for the Infineon BSC022N03S Power MOS, the Rdson vs. Vgs data is linearized for 5V<Vgs<10V, whereby the factor Kr defines the linearized rate of change. Similarly, Kg is defined as the rate of change of Qg for a given change in Vgs.
The power loss for the driver and the FET is given by the equation:
Ptotal=(Qg×Vgs×fsw)+(Rdson×Iout2)
Finding dPtotal(Vgs)/dVgs and setting it to ZERO will yield the minimum Ptotal(Vgs).
Using the linearized substitutions:
Rdson=−Kr×ΔVgs
Qg=Kg×ΔVgs
Ptotal(Vgs) and dPtotal(Vgs)/dVgs are derived, yielding:
2KgVgsfs−KrIout2=0
By isolating Vgs:
Vgs=(Kr×Iout^2)/(2×Kg×fs)
Plotting Vgs(Iout) within a realistic range of Iout, and for various frequencies (20K, 75K, 150K, 300K, 500K, 750K, and 1M), the results illustrated in
A more accurate plot can be derived by curve fitting a set of data from a matrix to a polynomial function to derive Rds (Vgs) that would hold true from Vth to the upper limit of Vgs.
Additionally, thermal compensation will ensure that the Vgs applied will continue to yield minimum power loss, as Rds changes with T.
Additional detailed analysis may be required to quantify the merits, such as the efficiency gains, as well as the added complexity of creating a variable voltage rail, in the near future.
It will be appreciated by those skilled in the art having the benefit of this disclosure that this invention provides a gate driver topology providing improved load efficiency. It should be understood that the drawings and detailed description herein are to be regarded in an illustrative rather than a restrictive manner, and are not intended to limit the invention to the particular forms and examples disclosed. On the contrary, the invention includes any further modifications, changes, rearrangements, substitutions, alternatives, design choices, and embodiments apparent to those of ordinary skill in the art, without departing from the spirit and scope of this invention, as defined by the following claims. Thus, it is intended that the following claims be interpreted to embrace all such further modifications, changes, rearrangements, substitutions, alternatives, design choices, and embodiments.
This application is a reissue of U.S. patent application Ser. No. 12/563,468, filed Sep. 21, 2009, now U.S. Pat. No. 7,847,531, issued Dec. 7, 2010, entitled DC/DC CONVERTER WITH ADAPTIVE DRIVE VOLTAGE SUPPLY, which is a divisional of U.S. patent application Ser. No. 11/479,675, filed Jun. 30, 2006, now U.S. Pat. No. 7,615,940, issued Nov. 10, 2009, titledentitled GATE DRIVER TOPOLOGY FOR MAXIMUM LOAD EFFICIENCY, all of which is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5949223 | Mine | Sep 1999 | A |
6057651 | Usami | May 2000 | A |
6147478 | Skelton et al. | Nov 2000 | A |
6163115 | Ishizuka | Dec 2000 | A |
6177768 | Kamata et al. | Jan 2001 | B1 |
6366064 | Reichard | Apr 2002 | B1 |
6813170 | Yang | Nov 2004 | B2 |
7034586 | Mehas et al. | Apr 2006 | B2 |
7145295 | Lee et al. | Dec 2006 | B1 |
7615940 | Qiu et al. | Nov 2009 | B2 |
7847531 | Qiu et al. | Dec 2010 | B2 |
20020047634 | Ito et al. | Apr 2002 | A1 |
20030127995 | Kramer et al. | Jul 2003 | A1 |
20040056607 | Henry | Mar 2004 | A1 |
20060038547 | Ahmad | Feb 2006 | A1 |
20060043911 | Shao et al. | Mar 2006 | A1 |
20060055342 | Suzuki et al. | Mar 2006 | A1 |
20060103363 | Miftakhutdinov | May 2006 | A1 |
20060197467 | Ohta et al. | Sep 2006 | A1 |
20060208715 | Saeki et al. | Sep 2006 | A1 |
20060214647 | Ishimaru et al. | Sep 2006 | A1 |
20100007320 | Qiu et al. | Jan 2010 | A1 |
Number | Date | Country | |
---|---|---|---|
Parent | 11479675 | Jun 2006 | US |
Child | 12563468 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12563468 | Sep 2009 | US |
Child | 13707148 | US |