This application relates to concurrently filed, co-pending application Ser. No. 09/001,035, "FPGA SYSTEM WITH USER-PROGRAMMABLE CONFIGURATION PORTS", by Gary R. Lawman, owned by the assignee of this application and incorporated herein by reference. This application relates to concurrently filed, co-pending application Ser. No. 09/001,036, "CONFIGURING AN FPGA USING EMBEDDED MEMORY", by Gary R. Lawman, owned by the assignee of this application and incorporated herein by reference. This application relates to co-pending U.S. patent application Ser. No. 08/465,134, entitled "Programmable Switch for FPGA Input/Output Signals" by Thomas A. Kean, owned by the assignee of this application and incorporated herein by reference. This application relates to co-pending U.S. patent application Ser. No. 08/920,738, entitled "A Field Programmable Gate Array Having Programming Instructions in the Configuration Bitstream", by Stephen M. Trimberger, owned by the assignee of this application and incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
RE34363 | Freeman | Aug 1993 | |
3849760 | Endou et al. | Nov 1974 | |
5084636 | Yoneda | Jan 1992 | |
5237218 | Josephson et al. | Aug 1993 | |
5237219 | Cliff | Aug 1993 | |
5343406 | Freeman | Aug 1994 | |
5361224 | Takasu | Nov 1994 | |
5394031 | Britton et al. | Feb 1995 | |
5402014 | Ziklik et al. | Mar 1995 | |
5457408 | Leung | Oct 1995 | |
5493239 | Zlotnick | Feb 1996 | |
5574930 | Halverson, Jr. et al. | Nov 1996 | |
5640106 | Erickson et al. | Jun 1997 | |
5640107 | Kruse | Jun 1997 | |
5705938 | Kean | Jan 1998 | |
5808942 | Sharpe-Geisler | Sep 1998 | |
5821772 | Ong et al. | Oct 1998 | |
5838167 | Erickson et al. | Nov 1998 | |
5847577 | Trimberger | Dec 1998 |
Number | Date | Country |
---|---|---|
0253530 | Jun 1987 | EPX |
WO9220157 | Nov 1992 | WOX |
WO9410754 | Nov 1993 | WOX |
WO9401867 | Jan 1994 | WOX |
Entry |
---|
David A. Patterson and John L. Hennessy, "Computer Architecture: A Quantitive Approach", pp. 200-201, 1990. |
Betty Prince, "Semiconductor Memories", copyright 1983, 1991, John Wiley & Sons, pp. 149-174. |
Hodges, et al., "Analog MOS Integrated Circuits" IEEE Press, 1980, pp. 2-11. |
"The Programmable Logic Data Book", published Sep., 1996, in its entirety and also specifically pp. 4-54 to 4-79 and 4-253 to 4-286, available from Xilinx, Inc., 2100 Logic Drive, San Jose, California 95124. |
"Core Solutions Data Book", published May, 1997, pp. 2-5 to 2-13 available from Xilinx, Inc., 2100 Logic Drive, San Jose, California 95124. |
"The Programmable Logic Data Book", published 1994, available from Xilinx, Inc., 2100 Logic Drive, San Jose, California 95124, pp. 2-105 to 2-132 and 2-231 to 2-238. |
D.D. Gajski, et al., "Computer Architecture" IEEE Tutorial Manual, IEEE Computer Society, 1987, pp. v-i. |
"New IEEE Standard Dictionary of Electrical and Electronics Terms", Fifth Edition, 1993, page 1011. |
"IEEE Standard Test Access Port and Boundary-Scan Architecture", IEEE Std. 1149.1, published Oct. 21, 1993. |