Millman and Grabel, Microelectronics, Second Edition, McGraw-Hill, 1987, pp. 318-324.* |
Kawazoe et al, “Universal-coding-rate Scarce-state-transition Viterbi Decoder”, ICC '92, Jun. 1992, pp. 1538-1587. |
Kawazoe et al, “Ultra-high-speed and Universal-coding-rate Viterbi Decoder VLSIC-SNUFEC VLSI”, ICC '93, May 1993, pp. 1434-1438. |
Yamazato et al, “Reduced Path Viterbi Decoder with Inverse Circuit of the Encoder”, 1993 IEEE Pacific Rim Conf., May 1993, pp. 569-572. |
Kubota et al, “Novel Viterbi Decoder VLSI Implementation and its Performance”, IEEE Trans. on Communications, vol. 41, No. 8, Aug. 1993, pp. 1170-1178. |
Seki et al, “Very low power consumption Viterbi decoder LSIC employing the SST (scare state transistion) scheme for multimedia mobile communications”, Electronics Letters, vol. 30, No. 8, Apr. 14, 1994, pp. 637-639. |
Proceedings of the IEEE, vol. 61, No. 3, Mar. 1973, “The Viterbi Algorithm”, G. Forney, pp. 268-278. |
IEEE Transactions on Communcations, vol. COM-22, No. 5, May 1974, “Adaptive Maximum-Likelihood Receiver for Carrier-Modulated Data-Transmission Systems”, G. Ungerboeck, pp. 624-636. |
IEEE Signal Processing Magazine, Sep. 1995, “Implementing the Viterbi Algorithm”, H. Lou, pp. 42-52. |
IEEE Communications Magazine, May 1991, “High-Speed Parallel Viterbi Decoding: Algorithm and VLSI-Architecture”, G. Fettweis et al, pp. 46-55. |