Aspects of the present disclosure relate to photonic wires, otherwise referred to as photonic waveguides. Other aspects relate to methods to reduce crosstalk between adjacent photonic waveguides.
Optoelectronics, otherwise called photonics, may form the basis for a new generation of circuits, that manipulate photons in the creation of sophisticated networks, systems, and devices. Photonic circuits can provide, among other benefits, speed and low-noise performance.
Silicon-on-insulator (SOI) is a popular platform for implementing photonic components and integrated circuits. SOI platforms have optical properties well suited to the creation of waveguides and other photonic components. In addition, SOI platforms are considered to be more readily compatible with silicon CMOS integrated circuit processes than are other photonic platforms. For example, some such silicon CMOS processes include deep UV lithography.
Photonic circuits also employ platforms based on III–IV semiconductors such as gallium arsenide (GaAs) and indium phosphide (InP) compounds.
In accordance with the one aspect of the disclosure, apparatus are provided which include first and second ridge type photonic waveguides. Each of the waveguides includes a core layer, which has a core index of refraction, and is formed in a ridge of a dimension and shape to impose lateral confinement. Each of the waveguides further includes a reflective cladding layer in continuous contact with a first side of the core layer. The reflective cladding layer has an index of refraction substantially different than the core index of refraction. An inter-waveguide slab portion is provided between the first and second waveguides. A substrate supports the first and second waveguides and the slab portion. A light interceptor region is provided to hinder the transfer of photons between the first and second waveguides through the inter-waveguide slab portion.
Embodiments are described in the detailed description as follows, by reference to the noted drawings, in which like reference numerals represent similar parts throughout the several views of the drawings, and wherein:
Referring now to the drawings in greater detail,
In the embodiment illustrated in
There may be a transfer of power between adjacent waveguides, otherwise called crosstalk. Crosstalk will worsen the performance of the resulting integrated optical circuit. Crosstalk may be reduced by increasing the separation between adjacent waveguides. In addition, or as an alternative, to increasing the separation between the waveguides, the structure 10 illustrated in
More specifically, the illustrated structure 10 further includes, for each of the waveguides, a reflective cladding layer 18 in continuous contact with a first side of core layer 16a, 16b. The reflective cladding layer 18 has an index of refraction that is substantially different than the core index of refraction of the core layer 16a, 16b.
In the embodiment illustrated in
The illustrated structure 10 further includes an inter-waveguide slab portion 30 which extends between the first and second waveguides 12, 14. The slab portion 30 extends laterally from the core layer 16a, 16b. A substrate 20 supports the first and second waveguides 12, 14, the slab portion 30, and the reflective cladding layer 18.
A light interceptor region 31 is provided to hinder the transfer of photons between the first and second waveguides 12, 14 through the inter-waveguide slab portion 30. In the embodiment shown in
An optional upper cladding layer 22a, 22b may be provided, otherwise referred to as a second cladding layer, which is in continuous contact with a second side of the core layer of each of the waveguides. The second side of the core layer is more distant from the substrate than the first side of the core layer. In the structure illustrated in
The width of each of the waveguides 12, 14 can be the same or different. Accordingly, the width W1 of the first waveguide may be equal to or different than the width W2 of the second waveguide. The width WT of the trench air gap is determined so as to obtain the desire hindrance of the transfer of photons between the first waveguide 12 and the second waveguide 14. WGS is the waveguide separation amount. In the illustrated embodiment, the width of the trench air gap is 2 μm. The waveguide separation WGS may be varied depending upon the design of the optoelectronic circuit. The following observations were made in a simulation performed of the illustrated circuit: The crosstalk resulting from a separation amount of WGS=6 μm was 40 dB without any trench air gap, while the crosstalk with a 2 μm trench air gap was 60 dB. With a waveguide separation WGS of 5 μm, the crosstalk was 37 dB with no trench air gap, while the crosstalk was 53 dB with a 2 μm trench air gap. With a waveguide separation WGS of 4 μm, the crosstalk with no trench air gap was 35 dB, while the crosstalk with a 2 μm trench air gap was 50 dB. With a waveguide separation WGS of 2 μm, the crosstalk with no trench air gap was 28 dB, while the crosstalk with a 2 μm trench air gap was 47 dB.
In the embodiment in
Referring to
As shown in
In the embodiments herein, a photonic circuit refers, for example, to a circuit of photonic components. The components may include, for example, components for generating, transmitting, manipulating, and/or detecting light. Photonic circuits may refer in embodiments herein, for example, to such circuits that also have electronic components. In embodiments herein, an optoelectronic integrated circuit (OEIC) or photonic integrated circuit refers, for example, to a circuit on which several or many optical components are integrated, often also including electronic components. In embodiments herein, a monolithically integrated circuit refers, for example, to a circuit on which all components are fabricated on a single substrate while avoiding post production assembly and alignment of the components. The structures described herein may be fabricated using wafer-scale technology, using lithography on substrates/chips. The technology may involve III–V components, gallium arsenide (GaAs), indium phosphide (InP), silicon germanium (SiGe), or silicon technologies. In addition, each structure described herein may be combined or formed into a photonic circuit, an optoelectronic integrated circuit, and/or a monolithically integrated circuit.
The claims as originally presented, and as they may be amended, encompass variations, alternatives, modifications, improvements, equivalents, and substantial equivalents of the embodiments and the teachings disclosed herein, including those that are presently unforeseen or unappreciated, and that, for example, may arise from applicants/patentees, and others.
This disclosure was made with support from the National Institute of Standards and Technology ATP program Cooperative Agreement No. 70NANB8H4014. The U.S. Federal Government may have certain rights in this disclosure.
Number | Name | Date | Kind |
---|---|---|---|
5157756 | Nishimoto | Oct 1992 | A |
5703989 | Khan et al. | Dec 1997 | A |
6574381 | Stoddard et al. | Jun 2003 | B1 |
6895136 | Deliwala | May 2005 | B1 |
20030118267 | Kimber et al. | Jun 2003 | A1 |
20030161579 | Yan et al. | Aug 2003 | A1 |
20040228570 | Logvin et al. | Nov 2004 | A1 |
20050175305 | Liu et al. | Aug 2005 | A1 |