Claims
- 1. A semiconductor structure comprising:a plurality of first transistors having well regions and first gate conductors covering tops and portions of sides of said first well regions; and a plurality of second transistors having second well regions and second gate conductors covering tops of said second well regions.
- 2. The semiconductor structure in claim 1, further comprising:first isolation regions adjacent said first well regions and having first divots; and second isolation regions adjacent said second well regions and having second divots, wherein said first divots have a depth greater than that of said second divots.
- 3. The semiconductor structure in claim 1, wherein said first well regions include a depleted region adjacent said first gate conductors and said first gate conductors cover said sides of said first well regions to depth greater than a depth of said depleted region.
- 4. The semiconductor structure in claim 1, wherein said first well regions comprise N-wells of buried-channel P-type metal oxide semiconductor field effect transistors and said second well regions comprise P-wells of surface-channel N-type metal oxide semiconductor field effect transistors.
- 5. The semiconductor structure in claim 1, wherein said first well regions and said second well regions are positioned on a single substrate.
- 6. A semiconductor structure comprising:a plurity of buried-channel P-type metal oxide semiconductor field effect transistors having N-wells and first gate conductors covering tops and portions of sides of said N-wells; and plurity of surface-channel N-type metal oxide semiconductor field effect transistors having P-wells and second gate conductors covering tops of said P-wells.
- 7. The semiconductor structure in claim 6, further comprising:first shallow trench isolation (STI) regions adjacent said N-wells and having first divots; and second shallow trench isolation regions (STI) adjacent said P-wells and having second divots; wherein said first divots have a depth greater than that of said second divots.
- 8. The semiconductor structure in claim 6, wherein said N-wells include a depleted P-type region adjacent said first gate conductors and said first gate conductors cover said sides of said N-wells to a depth greater than a depth of said depleted P-type region.
- 9. The semiconductor structure in claim 6, wherein said N-wells and said P-wells are positioned on a single substrate.
Parent Case Info
This application is a division of Ser. No. 09/181,964, filed Oct. 29, 1998 which issued as U.S. Pat. No. 6,127,215 on Oct. 3, 2000.
US Referenced Citations (16)
Non-Patent Literature Citations (3)
Entry |
Geissler et al. “A new three-dimensional MOSFET gate-induced drain leakage effect in narrow deep submicron devices” IEEE, IEDM, pp. 839-842). |
Park et al. “Correlation between gate oxide reliability and the profile of the trench top corner in Shallow Trench Isolation” IEEE, IEDM, pp. 747-750. |
Wantanabe et al. “Corner-rounded shallow trench isolation technology to reduce the stress-induced tunnel oxide leakage current for highly reliable flash memories” IEEE, IEDM, pp. 833-836. |