Geissler et al. "A new three-dimensional MOSFET gate-induced drain leakage effect in narrow deep submicron devices" IEEE, IEDM, pp. 839-842), Dec. 1991. |
Park et al. "Corealation between gate oxide reliability and the profile of the trench top corner in Shallow Trench Isolation" IEEE, IEDM, pp. 747-750, Dec. 1996. |
Wantanabe et al. "Corner-rounded shallow trench isolation technology to reduce the stress-induced tunnel oxide leakage current for highly reliable flash memories" IEEE, IEDM, pp. 833-836, Dec. 1996. |
Narrow-Width Effects of Shallow Trench-Isolated CMOS with n+ -Polysilicon Gate, Ohe et al., IEEE Transactions on Electron Devices, Jun. 6, 1989, pp. 1110-1116. |
High Reliability Trench Isolation Technology with Elevated Field Oxide Structure for Sub-Quarter Micron CMOS Devices, Ukeda et al., International Conference on Solid State Devices and Materials, Yokohama, 1996, pp. 260-262. |