This invention relates to a semiconductor device and, more particularly, to a synchronous semiconductor device having a delay adjustment circuit.
Clock synchronous semiconductor devices are requested to have high operation frequency in order to meet market needs. The specifications for a setup time and a hold time are becoming more and more stringent as the operation frequency becomes higher. A delay adjustment circuit is usually provided as a means for adjusting the setup time and the hold time. It is noted that, for reducing the TAT (turnaround time) at the development cycle, control is exercised so that the amount of delay is variably adjustable during e.g. the test mode. Meanwhile, the setup time is the time relative to a clock sampling edge during which the data input to a latch or flip-flop must remain stable in order for the data to be latched correctly. The hold time is the time from the clock sampling edge during which the data input to a latch or flip-flop must remain unchanged in order for the data to be latched correctly.
In the conventional delay adjustment circuit, there is a drawback that the propagation delay time (tPD) from the transition of an input signal of the delay adjustment circuit to the transition of an output signal of the delay adjustment circuit, is long, or that the width of adjustment is narrow.
With the configuration of
The first problem is that the width of adjustment for the delay of the delay adjustment circuit is excessively large, that is, the difficulty is met in fine adjustment. The reason is that the delay adjustment circuit is made up of the delay circuits and the selector circuits, resulting in larger numbers of the logic stages. With the configuration of
The second problem is the longer propagation delay (tPD) which is the time from transition of a signal in a first input stage to a transition of the signal the latch circuit 103 through the delay adjustment circuit. The reason is that the delay adjustment circuit is made up of a plural number of cascade-connected circuit units, each of which is composed of the delay circuit and the selector circuit, accounting for an increased number of logic stages, as mentioned above.
[Patent Document 1]
JP Patent Kokai Publication No. JP-A-6-61808
An illustrative configuration in which, in the configuration of
In the circuit shown in
The configuration of
If, in the configuration shown in
(I) The channel widths W of the transistors 11 and 12 of the inverter 2 are reduced to suppress the gate capacitance, that is, to decrease the total capacitance.
(II) The channel widths W of the transistors 4-1, 4-2, 4-3, 7-1, 7-2 and 7-3 of the inverter 1 are increased, that is, the on-resistances of these transistors are decreased.
In the measures (1), it is the junction capacitances of the P-channel MOS transistors 4-1, 4-2 and 4-3 and the N-channel MOS transistors 7-1, 7-2 and 7-3 that is dominant, so that it may hardly be expected to make the propagation delay time tPD shorter. On the other hand, if the channel widths W of the transistors 11, 12 of the inverter 2 are decreased, the driving capability is lowered, such that it is only near-distance driving that may be feasible. Thus, if the circuit of
On the other hand, if, in (II), the channel width W of the transistor of the inverter 1 is increased, the on-resistance value is decreased, however, the total output capacitance of the inverter 1 is increased, such that it is not possible to drastically reduce the propagation delay time tPD.
In
The propagation delay time from the rise of I to the rise of OUT2 is slightly shorter than that from the rise of I to the rise of OUT1. In case the value of W of the inverter 1 is doubled, the propagation delay time tPD may be shorter by a time which is on the order of 10 picoseconds (ps), such that no remarkable effect can be expected.
Accordingly, it is an object of the present invention to provide a delay adjustment circuit in which the propagation delay time is made shorter and fine adjustment of the delay time is possible.
A semiconductor device in accordance with one aspect of the present invention is a delay adjustment circuit in which the amount of delay of an input signal supplied to an input terminal is adjusted and the input signal thus adjusted for delay is output at an output terminal. The delay adjustment circuit includes: a buffer circuit having an input end connected to said input terminal; and at least one variable resistance device provided on a power supply path between said buffer circuit and a high potential power supply, and/or, at least one variable resistance device provided on a power supply path between said buffer circuit and a low potential power supply; wherein each resistance of said variable resistance devices is varied by a control signal received to adjust said amount of delay.
According to the present invention, in measuring the setup time and the hold time of a latch circuit, arranged on a succeeding stage of the delay adjustment circuit and supplied with an output signal of the delay adjustment circuit as input, fine adjustment of the amount of delay is made possible by the aforementioned control signals.
According to the present invention, as the variable resistance device, there is provided at least one of a first set of transistors arranged on a power supply path between the buffer circuit and a high potential power supply, and a second set of transistors arranged on a power supply path between the buffer circuit and a low potential power supply. There are supplied control signals to control terminals of the transistors of the first set of transistors, whilst there are also supplied other control signals to control terminals of the transistors of the second set of transistors.
According to the present invention, the buffer circuit is an inverter receiving an input signal from an input end and outputting an inverted signal at an output end.
A delay adjustment circuit according to the present invention includes: a first inverter circuit having an input end connected to said input terminal and having an output end for outputting a signal obtained on inverting said input signal supplied to said input end; a first set of transistors arranged in parallel with one another between a high potential side of said first inverter and a high potential power supply and having control terminals supplied with control signals, respectively; and a second set of transistors arranged in parallel with one another between a low potential side of said first inverter and a low potential power supply and having control terminals supplied with control signals, respectively; at least one of the first set of transistors being set in an on-state and at least one of the second set of transistors being set in an on-state.
According to the present invention, there is provided a second inverter circuit adapted for receiving an output signal of the first inverter circuit.
According to the present invention, the inverter is a CMOS inverter made up of a P-channel MOS transistor and an N-channel MOS transistor having gates connected in common to form an input end and having drains connected in common to form an output end. The first set of transistors is formed by a plurality of P-channel MOS transistors which have sources connected in common to the high potential power supply, have drains connected in common to the sources of P-channel MOS transistors of the CMOS inverter and have gates supplied with the control signals. The second set of transistors is formed by a plurality of N-channel MOS transistors which have sources connected in common to the low potential power supply, have drains connected in common to the sources of N-channel MOS transistors of the CMOS inverter and have gates supplied with the control signals.
The meritorious effects of the present invention are summarized as follows.
According to the present invention, a set(s) of variable resistance devices are provided between the high potential power supply and the inverter and/or between the low potential power supply and the inverter, and the driving capability of the inverter is varied by controlling the variable resistance devices. According to the present invention, fine adjustment of the setup time and the hold time of the latch circuit provided in a succeeding stage is made possible as the propagation delay time is suppressed from increasing.
Still other features and advantages of the present invention will become readily apparent to those skilled in this art from the following detailed description in conjunction with the accompanying drawings wherein only the preferred embodiments of the invention are shown and described, simply by way of illustration of the best mode contemplated of carrying out this invention. As will be realized, the invention is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, all without departing from the invention. Accordingly, the drawing and description are to be regarded as illustrative in nature, and not as restrictive.
A preferred embodiment of the present invention will now be described with reference to the accompanying drawings. The delay adjustment circuit of the present invention includes one or more variable resistance devices on a power supply path between an inverter receiving a signal supplied to an input terminal of the delay adjustment circuit and a high potential power supply and/or on a power supply path between the inverter and a low potential power supply. The resistances of the variable resistance devices are varied by control signals to vary the amount of delay. The embodiment of the present invention will now be described in detail. Meanwhile, the following description is directed to delay adjustment in a circuit which latches an address signal of a synchronous semiconductor memory. However, the present invention is not limited to the circuit of latching the address signal, or to a synchronous semiconductor memory, as a matter of course.
To the gates of the P-channel MOS transistors PM2-1, PM2-2 and PM2-3 are supplied control signals A, C and D, respectively, so that at least one of those P-channel MOS transistors is in a conducting state. To the gates of the N-channel MOS transistors NM2-1, NM2-2 and NM2-3 are also supplied control signals B, E and F, respectively, so that at least one of those N-channel MOS transistors is in a conducting state.
The number of parallel connected P-channel MOS transistors PM2-1, PM2-2 and PM2-3 and that of parallel connected N-channel MOS transistors NM2-1, NM2-2 and NM2-3 may, of course, be other than three and may be any optionally selected number. It is also possible to halt the test mode (to halt the adjustment of the delay amount) on production line in order to fix the resistance of the variable resistance unit to an optimum value.
The operation of the circuit of
The potentials of the signals A to F are controlled so that at least one of the P-channel MOS transistors PM2-1, PM2-2 and PM2-3 is in an on state and so that at least one of the N-channel MOS transistors NM2-1, NM2-2 and NM2-3 is in an on state.
When the input signal I goes from LOW to HIGH, the PMOS transistor PM1 is turned off, while the NMOS transistor NM1 is turned on, so that the output of the inverter 1 goes LOW. Accordingly, the output terminal O of the inverter 2 goes from LOW to HIGH. When the input signal I goes from HIGH to LOW, the PMOS transistor PM1 is turned on, while the NMOS transistor NM1 is turned off, so that the output of the inverter 1 goes HIGH. Accordingly, the output terminal O of the inverter 2 goes from HIGH to LOW.
With the present embodiment, the total W value of the inverter 1 may be increased or decreased to adjust the driving capability of the inverter 1 by adjusting the variable resistance based on signals A to F supplying the respective gate potentials of the P-channel MOS transistors PM2-1, PM2-2 and PM2-3 and the N-channel MOS transistors NM2-1, NM2-2 and NM2-3. Thus, the setup time and the hold time of the latch circuit 103 may be adjusted with an adjustment width on the order of tens of picoseconds (ps).
With the present embodiment, shown in
Moreover, with the present embodiment, in which a variable resistor unit is provided between a first power supply or a second power supply and the transistors to which is coupled the input signal I, the propagation delay time as from transition of the input signal I until transition of the output of the inverter I may be shorter than the propagation delay time of the comparative example shown in
As may be apparent from the comparison of O, OUT1 and OUT2 of
Although the present invention has so far been described with reference to the preferred embodiments, the present invention is not limited to the particular configurations of these embodiments. It will be appreciated that the present invention may encompass various changes or corrections such as may readily be arrived at by those skilled in the art within the scope and the principle of the invention.
It should be noted that other objects, features and aspects of the present invention will become apparent in the entire disclosure and that modifications may be done without departing the gist and scope of the present invention as disclosed herein and claimed as appended herewith.
Also it should be noted that any combination of the disclosed and/or claimed elements, matters and/or items may fall under the modifications aforementioned.
Number | Date | Country | Kind |
---|---|---|---|
2005-251116 | Aug 2005 | JP | national |