Claims
- 1. A circuit, comprising:
- a delay element circuit operable to receive a clock signal and to selectively output a delayed clock signal;
- a delay level circuit coupled to the delay element circuit and operable to output a delay voltage level responsive to a digital delay magnitude control signal; and
- a reference level circuit coupled to the delay element circuit and operable to output a reference voltage level to the delay element circuit, the delay element circuit operable to selectively delay or not delay a clock edge of the clock signal responsive to either the delay voltage level or the reference voltage level, wherein the delay element circuit comprises:
- a ramp generator circuit operable to generate a ramp signal;
- a comparator circuit having first and second inputs, the first input of the comparator circuit coupled to receive the ramp signal generated by the ramp generator circuit; and
- the second input of the comparator circuit selectively coupled to either the reference level circuit or the delay level circuit, the comparator operable to output the delayed clock signal,
- where output stages associated with the delay level circuit, the reference level circuit and the ramp generator circuit are matched such that the source impedances to both inputs of the comparator circuit are substantially equal.
- 2. A circuit, comprising:
- a delay element circuit operable to receive a clock signal and to selectively output a delayed clock signal;
- a delay level circuit coupled to the delay element circuit and operable to output a delay voltage level responsive to a digital delay magnitude control signal; and
- a reference level circuit coupled to the delay element circuit and operable to output a reference voltage level to the delay element circuit, the delay element circuit operable to selectively delay or not delay a clock edge of the clock signal responsive to either the delay voltage level or the reference voltage level, wherein the delay element circuit comprises:
- a ramp generator circuit operable to generate a ramp signal;
- a comparator circuit having first and second inputs, the first input of the comparator circuit coupled to receive the ramp signal generated by the ramp generator circuit; and
- the second input of the comparator circuit selectively coupled to either the reference level circuit or the delay level circuit, the comparator operable to output the delayed clock signal,
- wherein said delay element further comprises a select circuit coupled to the delay level circuit and the reference level circuit and operable to receive an input signal and to selectively output the delay voltage level or the reference voltage level to the second input of the comparator circuit responsive to the input signal, the selection of the delay voltage level causing the delay element circuit to delay the clock edge of the clock signal and the selection of the reference voltage level causing the delay element circuit to output the clock signal substantially undelayed.
- 3. A delay circuit, comprising:
- a delay element circuit operable to receive a clock signal and to selectively output a delayed clock signal;
- a delay level circuit coupled to the delay element circuit and operable to output a delay voltage level responsive to a digital delay magnitude control signal;
- a reference level circuit coupled to the delay element circuit and operable to output a reference voltage level to the delay element circuit, the delay element circuit operable to selectively switch between a delay or a non delay of a clock edge of the clock signal responsive to either the delay voltage level or the reference voltage level; and
- wherein said delay element circuit further comprises a select circuit coupled to the delay level circuit and the reference level circuit and operable to receive an input signal and to selectively output the delay voltage level or the reference voltage level responsive to the input signal, the selection of the delay voltage level causing the delay element circuit to delay the clock edge of the clock signal and the selection of the reference voltage level causing the delay element circuit to output the clock signal substantially undelayed.
- 4. A delay circuit, comprising:
- a delay element circuit operable to receive a clock signal and to selectively output a delayed clock signal;
- a delay level circuit coupled to the delay element circuit and operable to output a delay voltage level responsive to a digital delay magnitude control signal;
- a reference level circuit coupled to the delay element circuit and operable to output a reference voltage level to the delay element circuit, the delay element circuit operable to selectively switch between a delay or a non delay of a clock edge of the clock signal responsive to either the delay voltage level or the reference voltage level;
- wherein the delay level circuit comprises:
- a resistance;
- a plurality of selectable current source circuits operable to pull current through the resistance;
- the digital delay magnitude control signal being coupled to the plurality of selectable current source circuits and operable to cause at least one of the plurality of selectable current source circuits to pull current through the resistance such that the voltage across the resistance alters responsive to the value of the digital delay magnitude control signal; and
- the delay voltage signal comprising the voltage across the resistance.
- 5. A delay circuit, comprising:
- a delay element circuit operable to receive a clock signal and to selectively output a delayed clock signal and comprising:
- a ramp generator circuit operable to generate a ramp signal;
- a comparator circuit having first and second inputs, the first input of the comparator circuit coupled to the ramp signal generated by the ramp generator circuit;
- the delay circuit further comprising:
- a delay level circuit coupled to the delay element circuit and operable to output a delay voltage level responsive to a digital delay magnitude control signal; and
- a reference level circuit coupled to the delay element circuit and operable to output a reference voltage level to the delay element circuit, the delay element circuit being operable to selectively switch between a delay or a non delay of a clock edge of the clock signal responsive to either the delay voltage level or the reference voltage level, wherein the second input of the comparator circuit selectively coupled to either the reference level circuit or the delay level circuit, the comparator being operable to output the delayed clock signal,
- wherein said delay element circuit further comprises a select circuit coupled to the delay level circuit and the reference level circuit and operable to receive an input signal and to selectively output the delay voltage level or the reference voltage level to the second input of the comparator circuit responsive to the input signal, the selection of the delay voltage level causing the delay element circuit to delay the clock edge of the clock signal and the selection of the reference voltage level causing the delay element circuit to output the clock signal substantially undelayed.
- 6. A circuit, comprising:
- a delay element circuit operable to receive a clock signal and to selectively output a delayed clock signal and comprising:
- a ramp generator circuit operable to generate a ramp signal;
- a comparator circuit having first and second inputs, the first input of the comparator circuit coupled to receive the ramp signal generated by the ramp generator circuit;
- the circuit further comprising:
- a delay level circuit coupled to the delay element circuit and operable to output a delay voltage level responsive to a digital delay magnitude control signal; and
- a reference level circuit coupled to the delay element circuit and operable to output a reference voltage level to the delay element circuit, the delay element circuit being operable to selectively switch between a delay or a non delay of a clock edge of the clock signal responsive to either the delay voltage level or the reference voltage level, wherein the second input of the comparator circuit selectively coupled to either the reference level circuit or the delay level circuit, the comparator being operable to output the delayed clock signal;
- wherein the delay level circuit comprises:
- a resistance;
- a plurality of selectable current source circuits operable to pull current through the resistance;
- a digital delay magnitude control signal coupled to the plurality of selectable current source circuits and operable to cause at least one of the plurality of selectable current source circuits to pull current through the resistance such that the voltage across the resistance alters responsive to the value of the digital delay magnitude control signal; and
- the delay voltage signal comprising the voltage across the resistance.
- 7. A method of selectively delaying a clock edge of a clock signal to create a delayed clock signal, comprising the steps of:
- receiving the clock signal in a delay element circuit;
- generating a delay voltage level in a delay level circuit responsive to a digital delay magnitude control signal;
- generating a reference voltage level in a reference level circuit;
- selectively switching between inputting the reference voltage level to the delay element circuit and inputting the delay voltage level from the delay level circuit to the delay element circuit; and
- selectively delaying the clock edge of the clock signal responsive to either the delay voltage level or the reference voltage level, wherein the step of generating a delay voltage level circuit comprises the steps of:
- selectively activating at least one of a plurality of current source circuits responsive to the value of the digital delay magnitude control signal,
- pulling current though a resistance to the activated current source circuits; and
- outputting the delay voltage signal as the voltage across the resistance, the digital delay magnitude control signal coupled to the plurality of selectable current source circuits and operable to cause selected ones of the plurality of selectable current source circuits to pull current through the resistance such that the voltage across the resistance alters.
Parent Case Info
This application is a continuation of application Ser. No. 08/188,265, filed Jan. 27, 1994 now abaneoned.
US Referenced Citations (6)
Continuations (1)
|
Number |
Date |
Country |
Parent |
188265 |
Jan 1994 |
|