Claims
- 1. A delay circuit comprising:a delay compensating circuit comprising a miniaturized 3 db quadrature hybrid coupler having first, second, third, and fourth ports; and a filter comprising a plurality of lumped elements coupled in series with said delay compensating circuit to one of said first and second ports, wherein said plurality of lumped elements comprises a plurality of capacitive traces disposed in series, a plurality of inductors, each of said plurality of capacitive traces being connected to one of said plurality of inductors, and a plurality of proximity coupling wires, and wherein each of said proximity coupling wires has a first end connected to one of said plurality of capacitive traces, and a second end disposed above an adjacent one said plurality of capacitive traces.
- 2. The delay circuit of claim 1, wherein a distance between said second end of said proximity coupling wires and said adjacent capacitive trace control coupling capacitance between adjacent ones of said capacitive traces.
- 3. A delay circuit as recited in claim 1, wherein said delay compensating circuit and said filter are disposed in a metal container after tuning.
- 4. A method of compensating a filter circuit comprising the steps of:configuring a circuit board with a filter circuit coupled in series with a delay compensating circuit; configuring said delay compensating circuit and the filter circuit with lumped elements; providing said filter with a plurality of capacitive traces disposed in series, a plurality of inductors, each of said plurality of capacitive traces being connected to one of said plurality of of inductors, and a plurality of proximity coupling wires, wherein each of said proximity coupling wires has a first end connected to one of said plurality of capacitive traces, and a second end disposed above an adjacent one said plurality of capacitive traces, and tuning said filter by adjusting a distance between each of said second ends of said proximity coupling wires and said adjacent capacitive traces to control coupling capacitance between adjacent ones of said capacitive traces.
- 5. A method of compensating a filter circuit as recited in claim 4, wherein said tuning step further comprises compressing or expanding said inductors.
Parent Case Info
This is a continuation-in-part of U.S. patent application Ser. No. 60/148,690, filed Aug. 16, 1999, entitled Integrated Filter With Flat Delay Response, hereby incorporated by reference.
US Referenced Citations (36)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 2242535A |
Mar 1974 |
DE |
Non-Patent Literature Citations (2)
| Entry |
| “1A1306-3 SMT 90 Hybrid Coupler” Xinger, Mar. 30, 1999, 3 pages. |
| “3 dB Hybrid Couplers” Xinger, Information taken from website (www.anaren.com/3dbXing.shtml), printed on Jul. 13, 1999, 5 pages. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/148690 |
Aug 1999 |
US |