This application relates to commonly assigned, concurrently filed U.S. patent application Ser. No. 09/102/704, “Glitchless Delay Line Using Gray Code Multiplexer”, which is incorporated herein by reference.
| Number | Name | Date | Kind |
|---|---|---|---|
| 5465076 | Yamauchi et al. | Nov 1995 | |
| 5489864 | Ashuri | Feb 1996 | |
| 5646564 | Erickson et al. | Jul 1997 | |
| 5712884 | Jeong | Jan 1998 | |
| 5796673 | Foss et al. | Aug 1998 |
| Number | Date | Country |
|---|---|---|
| 0655840A2 | Nov 1994 | EP |
| 0704975A1 | Apr 1996 | EP |
| 5-191233 | Jul 1993 | JP |
| WO 9740576 | Oct 1997 | WO |
| WO 9914759 | Mar 1999 | WO |
| Entry |
|---|
| Microelectronics Group, Lucent Technologies, Inc., Preliminary Data Sheet, May 1998, ORCA OR3Cxx (5 V), and OR3Txxx (3.3 V) Series Field-Programmable Gate Arrays, pp. 3, 69-80, available from Microelectronics Group, Lucent Technologies, Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18103. |
| “Actel ES Family Digital Phase Lock Loop Usage”, by Joel Landry, Sep. 17, 1996, pp. 1-5, available from Actel Corp., 955 East Arques Avenue, Sunnyvale, California 94086. |