1. Field of the Invention
The present invention relates in general to the field of signal processing, and more specifically to a power control system and method using a delta sigma modulator with unavailable intermediate output values.
2. Description of the Related Art
Power control systems often utilize a switching power converter to convert alternating current (AC) voltages to direct current (DC) voltages or DC-to-DC. Switching power converters often include a nonlinear energy transfer process to provide power factor corrected energy to a load. Power control systems often provide power factor corrected and regulated output voltages to many devices that utilize a regulated output voltage.
The power control system 100 includes a PFC and output voltage controller 114 to control power factor correction and regulate an output voltage VC of switching power converter 102. The PFC and output voltage controller 114 controls an ON (i.e. conductive) and OFF (i.e. nonconductive) state of switch 108 by varying a state of pulse width modulated control signal CS0. Switching between states of switch 108 regulates the transfer of energy from the rectified line input voltage VX through inductor 110 to capacitor 106. The inductor current iL ramps ‘up’ when the switch 108 is ON. The inductor current iL ramps down when switch 108 is OFF and supplies current iL to recharge capacitor 106. The time period during which inductor current iL ramps down is commonly referred to as the “inductor flyback time”. During the inductor flyback time, diode 111 is forward biased. Diode 111 prevents reverse current flow into inductor 110 when switch 108 is OFF. In at least one embodiment, the switching power converter 102 operates in discontinuous current mode, i.e. the inductor current iL ramp up time plus the inductor flyback time is less than the period of the control signal CS0, which controls the conductivity of switch 108. When operating in continuous conduction mode, the inductor current iL ramp-up time plus the inductor flyback time equals the period of control signal CS0.
Inductor current iL is proportionate to the ‘on-time’ of switch 108, and the energy transferred to inductor 110 is proportionate to the ‘on-time’ squared. Thus, the energy transfer process is one embodiment of a nonlinear process. In at least one embodiment, control signal CS0 is a pulse width modulated signal, and the switch 108 is a field effect transistor (FET), such as an n-channel FET. Control signal CS0 is a gate voltage of switch 108, and switch 108 conducts when the pulse width of CS0 is high. Thus, the ‘on-time’ of switch 108 is determined by the pulse width of control signal CS0. Accordingly, the energy transferred to inductor 110 is proportionate to a square of the pulse width of control signal CS0.
Capacitor 106 supplies stored energy to load 112. The capacitor 106 is sufficiently large so as to maintain a substantially constant output voltage VC, as established by PFC and output voltage controller 114. The output voltage VC remains substantially constant during constant load conditions. However, as load conditions change, the output voltage VC changes. The PFC and output voltage controller 114 responds to the changes in VC and adjusts the control signal CS0 to restore a substantially constant output voltage VC as quickly as possible. The switching power converter 102 includes a small capacitor 115 to filter any high frequency signals from the input voltage VX.
The goal of power factor correction technology is to make the switching power converter 102 appear resistive to the voltage source 101. Thus, PFC and output voltage controller 114 attempts to control the inductor current iL so that the average inductor current iL is linearly and directly related to the line input voltage VX. Prodić, Compensator Design and Stability Assessment for Fast Voltage Loops of Power Factor Correction Rectifiers, IEEE Transactions on Power Electronics, Vol. 22, No. 5, Sep. 2007, pp. 1719-1729 (referred to herein as “Prodić”), describes an example of PFC and output voltage controller 114.
In at least one embodiment, the values of the pulse width and duty cycle of control signal CSo depend on sensing two signals, namely, the input voltage VX and the capacitor voltage/output voltage VC. PFC and output voltage controller 114 receives the two voltage signals, the input voltage VX and the output voltage VC, via a wide bandwidth current loop 116 and a slower voltage loop 118. The input voltage VX is sensed from node 120 between the diode rectifier 103 and inductor 110. The output voltage VC is sensed from node 122 between diode 111 and load 112. The current loop 116 operates at a frequency fc that is sufficient to allow the PFC and output voltage controller 114 to respond to changes in the line input voltage VX and cause the inductor current iL to track the input voltage VX to provide power factor correction. The current loop frequency is generally set to a value between 20 kHz and 130 kHz. The voltage loop 118 operates at a much slower frequency fv, typically 10-20 Hz. By operating at 10-20 Hz, the voltage loop 118 functions as a low pass filter to filter an AC ripple component of the output voltage VC.
The PFC and output voltage controller 114 controls the pulse width (PW) and period (TT) of control signal CS0. Thus, PFC and output voltage controller 114 controls the nonlinear process of switching power converter 102 so that a desired amount of energy is transferred to capacitor 106. The desired amount of energy depends upon the voltage and current requirements of load 112. To regulate the amount of energy transferred and maintain a power factor close to one, PFC and output voltage controller 114 varies the period TT of control signal CS0 so that the input current iL tracks the changes in input voltage VX and holds the output voltage VC constant. Thus, as the input voltage VX increases, PFC and output voltage controller 114 increases the period TT of control signal CS0, and as the input voltage VX decreases, PFC and output voltage controller 114 decreases the period TT of control signal CS0. At the same time, the pulse width PW of control signal CS0 is adjusted to maintain a constant duty cycle (D) of control signal CS0, and, thus, hold the output voltage VC constant. In at least one embodiment, the PFC and output voltage controller 114 updates the control signal CS0 at a frequency much greater than the frequency of input voltage VX. The frequency of input voltage VX is generally 50-60 Hz. The frequency 1/TT of control signal CS0 is, for example, between 20 kHz and 130 kHz. Frequencies at or above 20 kHz avoid audio frequencies and frequencies at or below 130 kHz avoid significant switching inefficiencies while still maintaining good power factor, e.g. between 0.9 and 1, and an approximately constant output voltage VC.
Referring to
In one embodiment of the present invention, an apparatus includes a delta sigma modulator having two ranges of available output values and a range of one or more unavailable intermediate output values. The range of one or more unavailable intermediate output values represent a gap in available output values and represents output values that are unavailable for use in generating a duty cycle modulated control signal to control a switch of a switching power converter. The apparatus also includes a duty cycle modulator, coupled to the delta sigma modulator, to receive the available output values from the delta sigma modulator and to generate the duty cycle modulated control signal to control the switch of the switching power converter.
In another embodiment of the present invention, a method includes generating output values with a delta sigma modulator. The output values of the delta sigma modulator include two ranges of available output values and a range of one or more unavailable intermediate output values. The range of one or more unavailable intermediate output values represents a gap in available output values and represents output values that are unavailable for use in generating a duty cycle modulated control signal to control a switch of a switching power converter. The method also includes generating the duty cycle modulated control signal to control the switch of the switching power converter using the available output values of the delta sigma modulator.
In a further embodiment of the present invention, an apparatus includes means for generating output values with a delta sigma modulator. The output values of the delta sigma modulator include two ranges of available output values and a range of one or more unavailable intermediate output values. The range of one or more unavailable intermediate output values represents a gap in available output values and represents output values that are unavailable for use in generating a duty cycle modulated control signal to control a switch of a switching power converter. The apparatus further includes means for generating the duty cycle modulated control signal to control the switch of the switching power converter using the available output values of the delta sigma modulator.
The present invention may be better understood, and its numerous objects, features and advantages made apparent to those skilled in the art by referencing the accompanying drawings. The use of the same reference number throughout the several figures designates a like or similar element.
At least one embodiment of a power control system includes a delta sigma modulator to generate output values for use in controlling a switching power converter. In at least one embodiment, the delta sigma modulator includes two ranges of available output values and a range of one or more unavailable intermediate output values, wherein the range of one or more unavailable intermediate output values represent a gap in available output values. Each unavailable intermediate output value represents an output value that is not generated by the delta sigma modulator. In at least one embodiment, the delta sigma modulator includes a quantizer output remapping module that remaps quantizer output values within the range of one or more unavailable intermediate output values of the delta sigma modulator to new output values within one of the ranges of available output values. In at least one embodiment, the unavailable output values correspond to pulse widths of the control signal to be avoided by the PFC and output voltage controller. In at least one embodiment, the PFC and output voltage controller avoids certain small control signal pulse widths that result in switching inefficiencies. In at least one embodiment, a duty cycle modulator of the PFC and output voltage controller converts the available output values of the delta sigma modulator into pulse widths of a control signal.
In at least one embodiment, the control signal represents a duty cycle modulated control signal generated by the PFC and output voltage controller. The pulse width of the control signal corresponds to available output values of the delta sigma modulator, and a pulse of the control signal causes a switch in a switching power converter to turn ON and OFF. The pulse width of the control signal determines the ON time of the switch. In at least one embodiment, the remapped delta sigma modulator output values are fed back to the delta sigma modulator, and the delta sigma modulator uses the fed back, remapped output values as the actual output value of the delta sigma modulator. In at least one embodiment, the delta sigma modulator is a conventional delta sigma modulator. In at least one embodiment, the delta sigma modulator is a nonlinear delta sigma modulator that models nonlinear processes, such as a nonlinear energy transfer process of a switching power converter.
In at least one embodiment, the avoided pulse widths of the control signal correspond to inefficient operation of the switch. For example, in at least one embodiment, a range of pulse widths correspond to low power demand by a load connected to the switching power converter. Pulse widths corresponding to low power demand are generally shorter relative to higher power operation. Short pulse widths can result in increasing switching inefficiencies because, for example, more power is used to turn the switch ON and OFF more rapidly while transferring less energy from the switching power converter.
The duty cycle and period control signal generator 204 includes a restricted output delta sigma modulator 207 to generate the pulse width control signal QPW(n). The restricted output delta sigma modulator 207 converts input signal T1 into the pulse width control signal QPW(n). In at least one embodiment, the input signal T1 represents an initial determination of the pulse width of control signal CS1. In at least one embodiment, input signal T1 equals an initial determination of the square of the pulse width of control signal CS1. In at least one embodiment, the input signal T1 is determined as discussed in Melanson I. U.S. patent application Ser. No. 12/047,269, entitled “LIGHTING SYSTEM WITH POWER FACTOR CORRECTION CONTROL DATA DETERMINED FROM A PHASE MODULATED SIGNAL,” inventor John L. Melanson, assignee Cirrus Logic, Inc., and filing date Mar. 12, 2008 (referred to herein as “Melanson II”) also describes an exemplary determination of input signal T1. Melanson II is also hereby incorporated by reference in its entirety.
In at least one embodiment, the restricted output delta sigma modulator 207 restricts the possible values of the pulse width control signal QPW(n) so that control signal CS1 avoids certain pulse widths. In at least one embodiment, the control signal represents a duty cycle modulated control signal generated by the PFC and output voltage controller 202. The pulse width of the control signal CS1 corresponds to output values of the restricted output delta sigma modulator 207, and a pulse of the control signal CS1 causes switch 211 in switching power converter 206 to turn ON and OFF. Switch 211 can be any type of switch. In at least one embodiment, switch 211 is the same type of switch as switch 108, such as an n-channel field effect transistor.
The pulse width of the control signal CS1 determines the ON time of the switch 211. In at least one embodiment, the avoided pulse widths of the control signal CS1 correspond to inefficient operation of the switch 211. For example, in at least one embodiment, a range of pulse widths correspond to low power demand by a load 112 connected to the switching power converter 206. Pulse widths of control signal CS1 corresponding to low power demand by load 112 are generally shorter relative to higher power operation. Short pulse widths can result in increasing switching inefficiencies because, for example, more power is used to turn the switch 211 ON and OFF more rapidly while transferring less energy from the switching power converter restricted output delta sigma modulator 207 to load 112. Load 112 can be any type of load including one or more light emitting diode based lighting fixtures.
To improve efficiency, in at least one embodiment, the restricted output delta sigma modulator 207 remaps all quantizer output values that are within an unavailable output range to output values in an available range. By remapping the quantizer output values, the duty cycle and period control signal generator 204 avoids pulse widths corresponding to the quantizer output values in the unavailable output value range.
Referring to
In at least one embodiment, the restricted output delta sigma modulator 207 ensures that the average pulse width of control signal CS1 matches the average pulse width indicated by input signal T1. By maintaining the average pulse width of control signal CS1 as indicated by input signal T1, remapping the unavailable range of output values does not affect the average power output of switching power converter 206.
The switching power converter 206 can be any type of switching power converter such as a boost, buck, or boost-buck type switching power converter. In at least one embodiment, the switching power converter 206 includes a power factor correction stage 208 and a driver stage 210. The configuration of the power factor correction stage 208 and the driver stage 210 is a matter of design choice and depends upon the switching power converter type. In at least one embodiment, switching power converter 206 is configured identically to switching power converter 102 of
The output remapping-delta-sigma modulator 400 also includes a remapping module 404. The remapping module 404 remaps at least a subset of the values of the quantizer output q(n) to new values. In at least one embodiment, the remapping module 404 determines if the quantizer output q(n) has a value in an unavailable set of values, i.e. the subset of values to be remapped. If the quantizer output q(n) has a first value that is included in the unavailable set, then the remapping module 404 maps the first value to a second value. In at least one embodiment, if the quantizer output q(n) has a value that is not in the unavailable set, then the remapping module 404 does not remap the quantizer output q(n), and the pulse width control signal QPW(n) equals the quantizer output q(n). The values in the unavailable set are a matter of design choice. The values in the unavailable set can be consecutive values, nonconsecutive values, or any set or sets of values. The value or values to which the quantizer output q(n) is remapped (referred to as the “remapped values”) are a matter of design choice. In at least one embodiment, the unavailable set of quantizer output q(n) values correspond to pulse widths of control signal CS1 to be avoided, and the remapped values correspond to zero duration pulse width and a pulse width having a duration greater than the longest avoided pulse width.
The output remapping-delta-sigma modulator 400 feeds back the pulse width control signal QPW(n) as if the pulse width control signal QPW(n) was the actual quantizer output q(n). The delay z−1 406 indicates that the previous value of pulse width control signal QPW(n), i.e. pulse width control signal QPW(n−1), represents the quantizer feedback for delta sigma modulator forward path 402. By feeding back the pulse width control signal QPW(n−1), the average value of pulse width control signal QPW(n) equals the average value of input signal T1. Thus, the average power output of switching power converter 206 is unaffected by output remapping-delta-sigma modulator 400.
The remapping module 502 feeds the quantizer output q(n) into multiplexer 504 and into value identifiers 506 and 508. If value identifier 506 determines that quantizer output q(n) is a member of the unavailable set {LOW}, then value identifier 506 sends a select signal S0 to a select node S of multiplexer 504 that causes the multiplexer output M0 to equal low remapped value rL. If value identifier 506 determines that quantizer output q(n) is not a member of the unavailable set {LOW}, then value identifier 506 sends a select signal S0 to select node S of multiplexer 504 that causes the multiplexer output M0 to equal the quantizer output q(n). The multiplexer output M0 is fed into an input of multiplexer 510. If value identifier 508 determines that quantizer output q(n) is a member of the unavailable set {HIGH}, then value identifier 508 sends a select signal S0 to a select node S of multiplexer 510 that causes pulse width control signal QPW(n) to equal low remapped value rL. If value identifier 508 determines that quantizer output q(n) is not a member of the unavailable set {HIGH}, then value identifier 508 sends a select signal S0 to select node S of multiplexer 510 that causes pulse width control signal QPW(n) to equal the multiplexer output M0.
The particular values of the unavailable set {LOW, HIGH}, low remapped value rL, and high remapped value rH are a matter of design choice. For the set {LOW} equal {1,3,4}, {HIGH} equal {2}, low remapped value rL equal 0, and high remapped value rH equal 1, Table 1 below depicts exemplary values for quantizer output q(n) and pulse width control signal QPW(n):
So, the pulse width control signal QPW(n) will always be a 0 or a 5. Avoiding pulse widths of 1, 2, 3, and 4 creates a dead zone so that the pulse width of control signal CS0 will either be zero or correspond to a quantizer output value of 5 or more. The dead zone prevents inefficient switching frequencies of switch 211.
In at least one embodiment, the quantizer output q(n) varies by +/−1 or +/−2. Thus, the quantizer output q(n) varies very little from output to output. If the previous value of quantizer output q(n) is 5, then the next value can only be as low as 3. If the previous value of pulse width control signal QPW(n−1)=5, then the next value of pulse width control signal QPW(n) should be 3, 4, 6, or 7. If the previous value of pulse width control signal QPW(n−1)=0, then the next value of pulse width control signal QPW(n) should be 1 or 2. Table 2 depicts the current quantizer output q(n), the normal output N, and the remapped output=pulse width control signal QPW(n):
In accordance with Table 2, although the pulse width control signal QPW(n) varies between 0, 5, 6, and 7 when the quantizer output q(n) values in the unavailable set are remapped to 0 and 5, the average value of pulse width control signal QPW(n) matches the normal value N over time. Since the average pulse width control signal QPW(n) matches the normal value, the average power of switching power converter 206 is unaffected by remapping. The particular remapping scheme is a matter of design choice.
Table 3 below depicts exemplary values for quantizer output q(n) and pulse width control signal QPW(n) for nonlinear output remapping-delta-sigma modulator 600 for an unavailable range of output values of {1, 2, 3, 4}:
The output remapping-delta-sigma modulator 400 can be implemented in hardware, software, or a combination of hardware and software.
Thus, a power control system includes a delta sigma modulator having two ranges of available output values and a range of one or more unavailable intermediate output values. The range of one or more unavailable intermediate output values represents a gap in available output values. The power control system also includes a duty cycle modulator to receive the available output values from the delta sigma modulator and to generate a duty cycle modulated control signal to control a switch of a switching power converter.
Although the present invention has been described in detail, it should be understood that various changes, substitutions and alterations can be made hereto without departing from the spirit and scope of the invention as defined by the appended claims.
This application claims the benefit under 35 U.S.C. §119(e) and 37 C.F.R. §1.78 of U.S. Provisional Application No. 61/024,582, filed Jan. 30, 2008 and entitled “Delta Sigma with Restricted Outputs.” Provisional Application No. 61/024,582 includes exemplary systems and methods and is incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
3790878 | Brokaw | Feb 1974 | A |
3881167 | Pelton et al | Apr 1975 | A |
4075701 | Hofmann | Feb 1978 | A |
4334250 | Theus | Jun 1982 | A |
4414493 | Henrich | Nov 1983 | A |
4476706 | Hadden et al. | Oct 1984 | A |
4677366 | Wilkinson et al. | Jun 1987 | A |
4683529 | Bucher | Jul 1987 | A |
4700188 | James | Oct 1987 | A |
4797633 | Humphrey | Jan 1989 | A |
4940929 | Williams | Jul 1990 | A |
4973919 | Allfather | Nov 1990 | A |
4979087 | Sellwood et al. | Dec 1990 | A |
4992919 | Lee et al. | Feb 1991 | A |
4994952 | Silva et al. | Feb 1991 | A |
5206540 | de Sa e Silva et al. | Apr 1993 | A |
5278490 | Smedley | Jan 1994 | A |
5323157 | Ledzius et al. | Jun 1994 | A |
5359180 | Park et al. | Oct 1994 | A |
5383109 | Maksimovic et al. | Jan 1995 | A |
5477481 | Kerth | Dec 1995 | A |
5481178 | Wilcox et al. | Jan 1996 | A |
5565761 | Hwang | Oct 1996 | A |
5638265 | Gabor | Jun 1997 | A |
5691890 | Hyde | Nov 1997 | A |
5747977 | Hwang | May 1998 | A |
5781040 | Myers | Jul 1998 | A |
5783909 | Hochstein | Jul 1998 | A |
5900683 | Rinehart et al. | May 1999 | A |
5929400 | Colby et al. | Jul 1999 | A |
5946202 | Balogh | Aug 1999 | A |
5952849 | Haigh et al. | Sep 1999 | A |
5963086 | Hall | Oct 1999 | A |
5966297 | Minegishi | Oct 1999 | A |
5994885 | Wilcox et al. | Nov 1999 | A |
6016038 | Mueller et al. | Jan 2000 | A |
6043633 | Lev et al. | Mar 2000 | A |
6072969 | Yokomori et al. | Jun 2000 | A |
6083276 | Davidson et al. | Jul 2000 | A |
6084450 | Smith et al. | Jul 2000 | A |
6150774 | Mueller et al. | Nov 2000 | A |
6211626 | Lys et al. | Apr 2001 | B1 |
6211627 | Callahan | Apr 2001 | B1 |
6229271 | Liu | May 2001 | B1 |
6246183 | Buonavita | Jun 2001 | B1 |
6259614 | Ribarich et al. | Jul 2001 | B1 |
6304066 | Wilcox et al. | Oct 2001 | B1 |
6304473 | Telefus et al. | Oct 2001 | B1 |
6344811 | Melanson | Feb 2002 | B1 |
6385063 | Sadek et al. | May 2002 | B1 |
6407691 | Yu | Jun 2002 | B1 |
6445600 | Ben-Yaakov | Sep 2002 | B2 |
6509913 | Martin, Jr. et al. | Jan 2003 | B2 |
6580258 | Wilcox et al. | Jun 2003 | B2 |
6583550 | Iwasa et al. | Jun 2003 | B2 |
6636003 | Rahm et al. | Oct 2003 | B2 |
6713974 | Patchornik et al. | Mar 2004 | B2 |
6727832 | Melanson | Apr 2004 | B1 |
6741123 | Andersen et al. | May 2004 | B1 |
6768655 | Yang et al. | Jul 2004 | B1 |
6781351 | Mednik et al. | Aug 2004 | B2 |
6788011 | Mueller et al. | Sep 2004 | B2 |
6806659 | Mueller et al. | Oct 2004 | B1 |
6839247 | Yang | Jan 2005 | B1 |
6860628 | Robertson et al. | Mar 2005 | B2 |
6870325 | Bushell et al. | Mar 2005 | B2 |
6873065 | Haigh et al. | Mar 2005 | B2 |
6882552 | Telefus et al. | Apr 2005 | B2 |
6888322 | Dowling et al. | May 2005 | B2 |
6894471 | Corva et al. | May 2005 | B2 |
6933706 | Shih | Aug 2005 | B2 |
6940733 | Schie et al. | Sep 2005 | B2 |
6944034 | Shytenberg et al. | Sep 2005 | B1 |
6956750 | Eason et al. | Oct 2005 | B1 |
6958920 | Mednik et al. | Oct 2005 | B2 |
6967448 | Morgan et al. | Nov 2005 | B2 |
6970503 | Kalb | Nov 2005 | B1 |
6975079 | Lys et al. | Dec 2005 | B2 |
7003023 | Krone et al. | Feb 2006 | B2 |
7050509 | Krone et al. | May 2006 | B2 |
7064498 | Dowling et al. | Jun 2006 | B2 |
7075329 | Chen et al. | Jul 2006 | B2 |
7078963 | Andersen et al. | Jul 2006 | B1 |
7088059 | McKinney et al. | Aug 2006 | B2 |
7102902 | Brown et al. | Sep 2006 | B1 |
7106603 | Lin et al. | Sep 2006 | B1 |
7109791 | Epperson et al. | Sep 2006 | B1 |
7135824 | Lys et al. | Nov 2006 | B2 |
7145295 | Lee et al. | Dec 2006 | B1 |
7158633 | Hein | Jan 2007 | B1 |
7161816 | Shytenberg et al. | Jan 2007 | B2 |
7183957 | Melanson | Feb 2007 | B1 |
7221130 | Ribeiro et al. | May 2007 | B2 |
7233135 | Noma et al. | Jun 2007 | B2 |
7255457 | Ducharme et al. | Aug 2007 | B2 |
7266001 | Notohamiprodjo et al. | Sep 2007 | B1 |
7288902 | Melanson | Oct 2007 | B1 |
7292013 | Chen et al. | Nov 2007 | B1 |
7310244 | Yang et al. | Dec 2007 | B2 |
7545130 | Latham | Jun 2009 | B2 |
7554473 | Melanson | Jun 2009 | B2 |
20020145041 | Muthu et al. | Oct 2002 | A1 |
20020150151 | Krone et al. | Oct 2002 | A1 |
20020166073 | Nguyen et al. | Nov 2002 | A1 |
20030223255 | Ben-Yaakov | Dec 2003 | A1 |
20040046683 | Mitamura et al. | Mar 2004 | A1 |
20040085030 | Laflamme et al. | May 2004 | A1 |
20040085117 | Melbert et al. | May 2004 | A1 |
20040169477 | Yancie et al. | Sep 2004 | A1 |
20040227571 | Kuribayashi | Nov 2004 | A1 |
20040228116 | Miller et al. | Nov 2004 | A1 |
20040232971 | Kawasake et al. | Nov 2004 | A1 |
20040239262 | Ido et al. | Dec 2004 | A1 |
20050057237 | Clavel | Mar 2005 | A1 |
20050156770 | Melanson | Jul 2005 | A1 |
20050184895 | Petersen et al. | Aug 2005 | A1 |
20050218838 | Lys | Oct 2005 | A1 |
20050253533 | Lys et al. | Nov 2005 | A1 |
20050275354 | Hausman, Jr. et al. | Dec 2005 | A1 |
20060022916 | Aiello | Feb 2006 | A1 |
20060023002 | Hara et al. | Feb 2006 | A1 |
20060125420 | Boone et al. | Jun 2006 | A1 |
20060226795 | Walter et al. | Oct 2006 | A1 |
20060261754 | Lee | Nov 2006 | A1 |
20070029946 | Yu et al. | Feb 2007 | A1 |
20070040512 | Jungwirth et al. | Feb 2007 | A1 |
20070053182 | Robertson | Mar 2007 | A1 |
20070103949 | Tsuruya | May 2007 | A1 |
20070182699 | Ha et al. | Aug 2007 | A1 |
20080174372 | Tucker et al. | Jul 2008 | A1 |
20080192509 | Dhuyvetter et al. | Aug 2008 | A1 |
20080224635 | Hayes | Sep 2008 | A1 |
20080259655 | Wei et al. | Oct 2008 | A1 |
20080278132 | Kesterson et al. | Nov 2008 | A1 |
20090147544 | Melanson | Jun 2009 | A1 |
Number | Date | Country |
---|---|---|
0585789 | Mar 1994 | EP |
1014563 | Jun 2000 | EP |
1164819 | Dec 2001 | EP |
1213823 | Jun 2002 | EP |
1528785 | May 2005 | EP |
WO 20060022107 | Mar 2006 | JP |
0197384 | Dec 2001 | WO |
WO0227944 | Apr 2002 | WO |
02091805 | Nov 2002 | WO |
2006067521 | Jun 2006 | WO |
WO2006135584 | Dec 2006 | WO |
2007026170 | Mar 2007 | WO |
2007079362 | Jul 2007 | WO |
Number | Date | Country | |
---|---|---|---|
20090191837 A1 | Jul 2009 | US |
Number | Date | Country | |
---|---|---|---|
61024582 | Jan 2008 | US |