Claims
- 1. A method of forming circuit elements in at least two non-overlapping regions of an integrated circuit on a substrate, comprising the steps of:
- forming a first layer of silicon dioxide with a first common thickness in both of said first and second regions,
- masking said first region against being etched,
- etching away the first layer of silicon dioxide in the second region,
- removing the mask over the first region,
- forming a second layer of silicon dioxide with a second common thickness in both of said first and second regions, whereby silicon dioxide results in the first region with the first thickness and in the second region with both the first and second thickness,
- anisotropically etching away portions of the silicon dioxide in both of the first and second regions according to a pattern thereacross, thereby to form openings therein according to said pattern, and
- forming circuit elements in said openings within both of the first and second regions.
- 2. The method according to claim 1, wherein the circuit forming step includes forming an array of memory cells in the first region and peripheral circuits in the second region.
- 3. The method according to claim 1 wherein the circuit forming step includes simultaneously forming at least some components of the circuit elements in both of the first and second regions.
- 4. A method of forming field effect transistors in a region of an integrated circuit surrounding a memory cell array, comprising the steps of:
- depositing a field oxide layer on a semiconductor substrate surface by a CVD process,
- anisotropically etching away portions of the field oxide layer according to a pattern thereacross, thereby to form openings in said layer with sidewalls that are substantially perpendicular to the substrate surface,
- depositing a dielectric layer over the etched field oxide layer,
- anisotropically etching away said deposited dielectric layer from the field oxide layer in a manner to leave spacers along the sidewalls of the openings in the field oxide layer, and
- forming transistors in said openings between the spacers.
Parent Case Info
This is a division of application Ser. No. 08/414,333, filed Mar. 30, 1995, now U.S. Pat. No. 5,534,456 which in turn is a division of parent patent application Ser. No. 08/248,735, filed May 25, 1994 now U.S. Pat. No. 5,661,053.
US Referenced Citations (31)
Foreign Referenced Citations (3)
Number |
Date |
Country |
594137A |
Jan 1984 |
JPX |
1260841A |
Oct 1989 |
JPX |
3101252A |
Apr 1991 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Wolf et al., "Silicon Processing for the VLSI Era: Volume 1-Process Technology," pp, 177-179 (1986), month unknown. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
414333 |
Mar 1994 |
|
Parent |
248735 |
May 1994 |
|