Claims
- 1. A method of forming a plurality of electrically floating gates coupled to erase gates within an array of integrated circuit memory cells, comprising the steps of:
- depositing a layer of undoped polycrystalline silicon at a temperature in excess of 620 degrees Celsius,
- implanting the deposited polycrystalline silicon layer with ions to a concentration less than about 1.times.10.sup.20 atoms per cubic centimeter or less than about 0.8 weight percent of arsenic or phosphorous,
- separating the doped polycrystalline layer into individual memory cell floating gates,
- growing oxide layers on exposed portions of the individual floating gates to a thickness from about 100 to about 200 Angstroms, and
- forming erase gates in contact with the oxide layers on sides thereof opposite to the floating gates.
- 2. The method according to claim 1, wherein the doping step includes implanting ions therein to a concentration level in a range from about 1.times.10.sup.18 to about 1.times.10.sup.20 atoms per cubic centimeter.
- 3. A method of forming a plurality of electrically floating gates coupled to erase gates within an array of integrated circuit memory cells, comprising the steps of:
- depositing a layer of undoped polycrystalline silicon at a temperature in excess of 620 degrees Celsius,
- doping the deposited polycrystalline silicon layer by implanting ions therein such that the layer has a sheet resistivity of about 200 ohms per square or more,
- separating the doped polycrystalline layer into individual memory cell floating gates,
- growing oxide layers on exposed portions of the individual floating gates to a thickness from about 100 to about 200 Angstroms, and
- forming erase gates in contact with the oxide layers on sides thereof opposite to the floating gates.
- 4. The method according to claim 3, wherein the doping step includes implanting ions therein such that the layer has a sheet resistivity in a range from about 200 to about 100,000 ohms per square or less.
- 5. The method of claim 2, wherein the step of implanting ions includes the step of implanting the deposited polycrystalline silicon layer with ions with a concentration of about 1.times.10.sup.18 to less than 1.times.10.sup.19 atoms per cubic centimeter.
- 6. The method of claim 4, wherein the step of doping the polycrystalline silicon layer includes the step of doping the polycrystalline silicon layer such that the layer has a sheet resistivity of greater than 10,000 ohms per square but less than about 100,000 ohms per square.
- 7. A method of forming a plurality of electrically floating gates coupled to erase gates within an array of integrated circuit memory cells, comprising the steps of:
- depositing a layer of undoped polycrystalline silicon at a temperature in excess of 620 degrees Celsius,
- doping the deposited polycrystalline silicon layer by implanting ions therein such that the layer has a sheet resistivity of about 15,000 ohms per square or more,
- separating the doped polycrystalline layer into individual memory cell floating gates,
- growing oxide layers on exposed portions of the individual floating gates, and
- forming erase gates in contact with the oxide layers on sides thereof opposite to the floating gates.
- 8. The method according to claim 4, wherein the doping step includes implanting ions therein such that the layer has a sheet resistivity in a range from about 15,000 to about 100,000 ohms per square or less.
Parent Case Info
This is a division of application Ser. No. 08/358,801, filed Dec. 19, 1994, now U.S. Pat. No. 5,595,924 which in turn is a division of parent patent application Ser. No. 08/248,735, filed May 25, 1994.
US Referenced Citations (11)
Non-Patent Literature Citations (1)
Entry |
Wolf et al., "Silicon Processing for the VLSI Era vol. 1: Process Technology", Lattice Press, pp. 28, 198 1986 month unknown. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
358801 |
Dec 1994 |
|
Parent |
248735 |
May 1994 |
|