Claims
- 1. An isolation stage device for protecting a circuit structure against over-voltage conditions, comprising:
- a sightly doped region having a first conductivity type formed in a lightly doped substrate having a second conductivity type;
- a first heavily doped region formed at least partially in said lightly doped region having said first conductivity type, said first heavily doped region being electrically connected to said circuit structure;
- a second heavily doped region formed in said lightly doped region having said first conductivity type, said second heavily doped region being electrically connected to a first input node;
- a third heavily doped region formed at the intersection of said lightly doped region and said substrate having said first conductivity type;
- a fourth heavily doped region formed in said lightly doped region having said second conductivity type, said fourth heavily doped region positioned between said second and third heavily doped regions, said fourth heavily doped region being electrically connected to said first input node;
- a fifth heavily doped region formed in said substrate having said first conductivity type, said fifth heavily doped region being spaced from said lightly doped region; and
- a resistive means being electrically connected between said first heavily doped region and said second heavily doped region having a resistance responsive to the voltage between said first heavily doped region and said second heavily doped region.
- 2. The device of claim 1 wherein said fifth heavily doped region is electrically connected to a reference voltage.
- 3. The device of claim 2 wherein said third, fourth and fifth heavily doped regions comprise a silicon controlled rectifier (SCR).
- 4. The device of claim 1 formed on an integrated circuit.
- 5. The device of claim 1 wherein said first conductivity type is N and said second conductivity type is P.
- 6. The device of claim 1 wherein said first input node is a bond pad of an integrated circuit.
Parent Case Info
This application is a continuation of application Ser. No. 07/977,730, filed Nov. 16, 1992 now abandoned which is a continuation of application Ser. No. 07/767,737 filed Sep. 30, 1991 (now abandoned).
US Referenced Citations (5)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0 324 185 |
Jul 1989 |
EPX |
56-067693 |
Jun 1981 |
JPX |
59-228751 |
Dec 1984 |
JPX |
59-218764 |
Dec 1984 |
JPX |
62-101067 |
May 1987 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Ming, et al., "A CMOS VLSI ESD Input Protection Device, DIFIDW", Electrical Overstress/Electrostatic Discharge Symposium Proceedings, Digital Equipment Corp., Hudson, Mass., 1984, pp. 202-209. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
977730 |
Nov 1992 |
|
Parent |
767737 |
Sep 1991 |
|