Claims
- 1. A system-on-chip design integration platform, comprising:
a pre-defined system-on-chip (SoC) architecture that includes synthesized and verified semiconductor intellectual property (SIP) hardware description language (HDL) versions of at least an integrated central processing unit (CPU), a shared memory controller, a peripheral controller, a set of system peripherals, a DMA controller, an embedded memory, and general system control; a pair of matching CPU-bridges providing for a standardized interface between them such that said CPU can be any of a variety of types; and a mechanism for incorporating a user-defined SIP HDL device on a common semiconductor chip.
- 2. The design integration platform of claim 1, further comprising:
a design environment providing for SIP development and verification.
- 3. The design integration platform of claim 1, further comprising:
a computer data file in which the pre-defined SoC architecture is deliverable to a user for use in semiconductor integrated circuit design.
- 4. A system-on-chip design integration platform, comprising:
a pre-defined system-on-chip (SoC) architecture that includes synthesized and verified semiconductor intellectual property (SIP) hardware description language (HDL) versions of at least an integrated central processing unit (CPU) CPU-bridge interface, a shared memory controller, a peripheral controller, a set of system peripherals, a DMA controller, an embedded memory, and general system control; a pair of matching CPU-bridges providing for a standardized interface between them such that said CPU can be any of a variety of types; and a synthesis mechanism for incorporating a user-defined SIP HDL device on a common semiconductor chip; wherein, said CPU-bridge interface provides for a connection to a user-selected CPU during a compile-time of the design integration platform.
- 5. The design integration platform of claim 4, further comprising:
a computer data file in which the pre-defined SoC architecture is deliverable for a fee over the Internet to a user for their use in a semiconductor integrated circuit design.
- 6. A method for system-on-chip design integration, comprising:
pre-defining a system-on-chip (SoC) architecture that includes synthesized and verified semiconductor intellectual property (SIP) hardware description language (HDL) versions of at least an integrated central processing unit (CPU) CPU-bridge interface, a shared memory controller, a peripheral controller, a set of system peripherals, a DMA controller, an embedded memory, and general system control; providing a pair of matching CPU-bridges for a standardized interface between them such that said CPU can be any of a variety of types; and incorporating a user-defined SIP HDL device on a common semiconductor chip using a synthesis mechanism; wherein, said CPU-bridge interface provides for a connection to a user-selected CPU during a compile-time of the design integration platform.
- 7. The method of claim 6, further comprising the step of:
delivering said pre-defined SoC architecture for a fee over the Internet to a user for their use in a semiconductor integrated circuit design via a computer data file.
COPENDING APPLICATION
[0001] This patent application is a continuation-in-part of U.S. patent application Ser. No. 09/565,282, filed May 2, 2000, and titled CHIP-CORE FRAMEWORK FOR SYSTEMS-ON-A-CHIP, by S. Jauher A. ZAIDI, et al.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60302864 |
Jul 2001 |
US |
|
60303221 |
Jul 2001 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09565282 |
May 2000 |
US |
Child |
09954122 |
Sep 2001 |
US |