Raghunathan, Anand and Jha, Niraj K., "An Iterative Improvement Algorithm for Low Power Data Path Synthesis," Proc. IEEE Int'l Conference on Computer-Aided Design (Nov. 1995). |
Chaudhuri, Samit, et al., "An Exact Methodology for Scheduling in a 3D Design Space," Proc. Int. Symp.System Level Synthesis, pp. 78-83 (Jun. 1995). |
Landman, Paul E. and Rabaey, Jan M., "Architectural Power Analysis: The Dual Bit Type Method," IEEE Trans. VLSI Systems, pp. 173-187 (Jun. 1995). |
Raghunathan, Anand, and Jha, Niraj K., "An ILP formulation for low power based on minimizing switched capacitance during data path allocation," Proc. Int'l Symp. Circuits & Systems, pp. 1069-1073 (May 1995). |
Chandrakasan, Anantha P., et al., "Optimizing Power Using Transformations," IEEE Trans. Computer-aided Design, pp. 12-31 (Jan. 1995). |
Goodby, Laurence, et al., "Microarchitectural Synthesis of Performance-Constrained, Low-Power VLSI Designs," Proc. Int'l Conf. Computer Design, pp. 323-326 (Oct. 1994). |
Raghunathan, Anand, and Jha, Niraj K., "Behavioral Synthesis for Low Power," Proc. Int'l Conf. Computer Design, pp. 318-322 (Oct. 1994). |
Mehra, Renu, and Rabaey, Jan, "Behavioral Level Power Estimation and Exploration," Proc. Int's Workshop Low Power Design, pp. 197-202 (Apr. 1994). |
Park, In-Cheol, and Kyung, Chong-Min, "FAMOS: An Efficient Scheduling Algorithm for High-Level Synthesis," IEEE Trans. on Computer-Aided Design of Int'l Circuits & Sys., pp. 1437-1448 (Oct. 1993). |
Chandrakasan, Anantha P., Sheng, Samuel and Brodersen, Robert W., "Low-Power CMOS Digital Design," IEEE J. Solid-State Circuits, pp. 473-484 (Apr. 1992). |
Liou, Ming, "Overview of the px64 kbit/s Video Coding Standard," Communications of the ACM, pp. 60-63 (Apr. 1991). |
McFarland, Michael C., et al., "The High-Level Synthesis of Digital Systems," Proc. IEEE, pp. 301-318 (Feb. 1990). |
Papadimitriou, C.H., Combinatorial Optimization: Algorithms and Complexity, pp. 454-481 (1982). |