“Clock Generation and Distribution for the First IA-64 Microprocessor,” by Simon Tam, Stefan Rusu, Utpal Nagarji Desai, Robert Kim, Ji Zhang and Ian Young, IEEE Journal of Solid-State Circuits, vol. 35., No. 11, Nov. 2000 (8 pages). |
“An Adaptive Digital Deskewing Circuit for Clock Distribution Networks,” by G. Geannopoulos, and X. Dai, IEEE Journal of Solid-State Circuits, 1998 (7 pages). |
Clock Generation and Distribution for the First IA-64 Microprocessor Authors: Simon Tam et al., as published in the IEEE Journal of Solid-State Circuits, vol. 35, No. 11, Nov. 11, 2000, pp. 1545 through 1552. |
Clocking Design and Analysis for a 600-MHz Alpha Microprocessor Authors: Daniel W. Bailey and Bradley J. Benschneider as published in the IEEE Journal of Solid-State Circuits, vol. 33, No. 11 Nov., 1998, pp. 1627 through 1633. |
Active GHz Clock Network Using Distributed PLLs Authors: Vadim Gutnik and Anatha P. Chandrakasan as published in IEEE Journal of Solid State Circuits, vol. 35, No. 11 Nov., 2000, pp. 1553 through 1560. |
A Clock Distribution Network for Microprocessors Authors: Phillip J. Restle et al. as published in IEEE Journal of Solid-State Circuits vol. 36, No. 5, May, 2001 pp. 791 through 799. |