Chang et al, “Verification of a Microprocessor Using Real World Applications,” IEEE, Jun. 1999, pp. 181-184.* |
Golberg et a, “Combinational Verification Based on High-Level Functional Specifications,” IEEE, Jan. 1998, pp. 1-6.* |
Eijk et al, “Exploiting Functional Dependencies in Finite State Machine Verification,” IEEE, 1996, pp. 9-14.* |
York et al, “An Integrated Environment for HDL Verification,” IEEE, pp. 9-18.* |
Real Intent, Inc., “Intent-Driven Verification”, 8 pages. No date. |
www.verysys.com, “Twister”, 1999, 3 pages. |
Narain et al., “A High-Level Approach to Test Generation”, Jul. 1993, pp. 483-492. |
Brand et al., “Incremental Synthesis”, 1994, pp. 14-18. |
“Time Rover: The Formal Testing Company”, Nov. 17, 1997, p. 1. |
“Solidification: Static Functional Verification with Solidify”, 1999, pp. 1-10. |
“Solidify: Static Functional Verification for HDL Designers”, Mar. 1999, 2 pages. |
“New Cadence Verification Product and Methodology Services Deliver Breakthrough Productivity for SOC Verification”, Downloaded from http://www.cadence.com/press_box/na/pr/1999/06_07_99.html on Jun. 1999, pp. 1-3. |
“Formalized Design”, Downloaded from http://www.formalized.com/prod.html on Jul. 1999, p. 1. |
“Specman Elite Data Sheet”, Downloaded from http://www.Verisity.com/html/default_productspecman.html on Jul. 1999, pp. 1-2. |
“0-In Methodology Overview”, Downloaded from http://www.0-in.com/subpages/prodtech/index.html on Jul. 1999, pp. 1-2. |
“Design INSIGHT Formal Model Checker”, Downloaded from http://www.chrysalis.com/products/FMC_datasheet.htm on Jul. 1999, pp. 1-4. |
“Design INSIGHT FDRC Formal Design Rule Check Tools”, Downloaded from http://www.chrysalis.com/products/FDRC_datasheet.htm on Jul. 1999, pp. 1-3. |
“Datasheet: Affirma FormalCheck model checker”, 1 page. No date. |
“Datasheet: Affirma Coverage Analyzer”, 1 page. No date. |
“Assertion Compiler: Finds Hidden Bugs In Verilog And VHDL Designs”, 1999, 2 pages. |
“SureThing: The Designer's Workbench”, 2 pages. No date. |
“Twister: Automatic Model Checker Formal Verification of Designs Using Predefined Rules”, 2 pages. No date. |
“0-In Search Data Sheet”, pp. 1-3. No date. |
“0-In CheckerWare Data Sheet”, pp. 1-2. No date. |
“0-In Check Data Sheet”, pp. 1-3. No date. |
“0-In Design Automation Home Page”, Downloaded from http://www.0-in.com/ on May 8, 2000, 1 page. |
“0-In Methodology Overview”, Downloaded from http://www.0-in.com/subpages/prodtech/index.html on May 8, 2000, 2 pages. |
“0-In Check”, Downloaded from http://www.0-in.com/subpages/prodtech/0in_check.html on May 8, 2000, 2 pages. |
“0-In Technical Papers”, Downloaded from http://www.0-in.com/subpages/prodtech/0in_related_techpprs.html on May 8, 2000, pp. 1-3. |
“0-In Search”, Downloaded from http://www.0-in.com/subpages/prodtech/0in_search.html on May 8, 2000, pp. 1-2. |
Anderson T., “Using VCS with White-Box Verification Techniques”, SNUG San Jose 2000, pp. 1-9. |
Switzer et al., “Functional Verification with Embedded Checkers”, 5 pages. No date. |
Switzer et al., “Using Embedded Checkers to Solve Verification Challenges”, pp. 1-20. No date. |
Richard Goering, “Verification Start-Up Seeks Design Intent”, EE Times, Apr. 24, 2000, 2 pages. |
Gale Morrison, “Shrinking Design Times”, Electronic News, May 1 2000, 3 pages. |