This application claims priority to Japanese Patent Application No. 2018-029464, filed on Feb. 22, 2018, and Japanese Patent Application No. 2019-026400, filed on Feb. 18, 2019, the disclosures of which are incorporated herein by reference in their entirety.
The present disclosure relates to a display driver and a display device.
A display driver configured to drive a display panel such as a liquid crystal display (LCD) panel or an organic light emitting diode (OLED) display panel may be configured to drive source lines, which may be also referred to as signal lines or data lines. A display driver is often designed to display images at a high refresh rate.
In one or more embodiments, a display driver comprises a digital-to-analog converter (DAC) configured to output a grayscale voltage corresponding to an image data; a source amplifier configured to drive a source line of a display panel, and a buffer connected between the DAC and the source amplifier. The buffer comprises an NMOS transistor having a gate supplied with the grayscale voltage and a drain connected to a power supply. The buffer is configured to supply to an input terminal of the source amplifier a current that depends on a current flowing through the NMOS transistor.
In one or more embodiments, a display device comprises a display panel comprising a source line and a display driver configured to drive the display panel. The display driver comprises a digital-to-analog converter (DAC) configured to output a grayscale voltage corresponding to an image data, a source amplifier configured to drive the source line of the display panel, and a buffer connected between the DAC and the source amplifier. The buffer comprises an NMOS transistor having a gate supplied with the grayscale voltage and a drain connected to a power supply. The buffer is configured to supply to an input terminal of the source amplifier a current that depends on a current flowing through the NMOS transistor.
In one or more embodiments, a method of driving a display panel comprises: outputting a grayscale voltage corresponding to an image data, supplying to an input terminal of a source amplifier a current that depends on a current flowing through an NMOS transistor having a gate supplied with the grayscale voltage and a drain connected to a power supply, and driving a source line of a display panel with the source amplifier.
So that the manner in which the above recited features of the present disclosure may be understood in detail, a more particular description of the disclosure, briefly summarized above, may be had by reference to embodiments, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only some embodiments of this disclosure and are therefore not to be considered limiting of its scope, for the disclosure may admit to other equally effective embodiments.
In the following, a description is given of embodiments of the present disclosure with reference to the attached drawings. In the attached drawings, same or similar components may be denoted by same or corresponding reference numerals. Suffixes may be attached to reference numerals to distinguish the same components from each other.
In one or more embodiments, as illustrated in
In one or more embodiments, the display panel 1 comprises gate lines 4, source lines 5, pixel circuits 6, and gate driver circuitry 7. In one or more embodiments, each pixel circuit 6 is disposed at an intersection of a corresponding gate line 4 and source line 5, and used as a subpixel of a pixel of the display panel 1. When a liquid crystal display (LCD) panel is used as the display panel 1, each pixel circuit 6 may comprise a pixel electrode, a select transistor, and a storage capacitor. When an organic light emitting diode (OLED) display panel is used as the display panel 1, each pixel circuit 6 may comprise a light emitting element, a select transistor, and a storage capacitor. The display panel 1 may additionally comprise various lines other than the gate lines 4 and the source lines 5, depending on the configuration of the pixel circuits 6.
In one or more embodiments, the display driver 2 comprises source outputs S1 to S(2n) respectively connected to the source lines 5 of the display panel 1. In one or more embodiments, the display driver 2 is configured to drive the source lines 5 based on the image data DIN received from the host 3. The display driver 2 may comprise an interface 11, an image IP core 12, and source driver circuitry 13. In one or more embodiments, the interface 11 is configured to transfer to the image IP core 12 the image data DIN received from the host 3. In one or more embodiments, the image IP core 12 performs desired image processing on the image data DIN. In one or more embodiments, the source driver circuitry 13 is configured to drive the source lines 5 of the display panel 1 based on an image data output from the image IP core 12.
In one or more embodiments, as illustrated in
In one or more embodiments, the grayscale voltage generator circuitry 21 is configured to generate grayscale voltages V1 to Vm respectively associated with allowed grayscale values of the image data D1 to D2n and supply the grayscale voltages V1 to Vm to the DACs 231 to 232n, via the grayscale voltage lines 221 to 22m. In one or more embodiments, the grayscale voltages V1 to Vm have different voltage levels from one another.
In one or more embodiments, the DACs 231 to 232n are configured to select the grayscale voltages V1 to Vm received via the grayscale voltage lines 221 to 22m, based on the grayscale values described in the image data D1 to D2n and output the selected grayscale voltages. In one or more embodiments, each DAC 23i is configured to operate as a selector that selects two of the grayscale voltage lines 221 to 22m based on a grayscale value described in the image data Di and connects the selected two grayscale voltage lines 22 to an output terminal thereof. In one or more embodiments, each DAC 23i itself fails to have a driving ability.
The source amplifiers 241 to 242n are configured to drive the source outputs S1 to S(2n) based on the grayscale voltages selected by the DACs 231 to 232n. In one or more embodiments, each source amplifier 24i has two inputs and is configured to drive the source output Si based on the voltages supplied to the two inputs.
As illustrated in
In one or more embodiments, the input stage 33 comprises PMOS transistors MP11, MP12, NMOS transistors MN11, MN12, and constant current sources 37 and 38. In one or more embodiments, sources of the PMOS transistors MP11 and MP12 are commonly connected to the constant current source 37 and drains of the same are commonly connected to the intermediate stage. In one or more embodiments, the PMOS transistor MP11 has a gate connected to the input terminal 31, and the PMOS transistor MP12 has a gate connected to the output terminal 36. In one or more embodiments, the input stage 34 is configured similarly to the input stage 33 except for that the PMOS transistor MP11 and the NMOS transistor MN11 are connected to the input terminal 32.
In one or more embodiments, the intermediate and output stages 35 are configured to output an output voltage VOUT based on lower bits Di_low of the image data Di and input voltages VIN1 and VIN2 supplied to the input terminals 31 and 32, respectively. In one or more embodiments, the input voltage VIN2 supplied to the input terminal 32 may be higher than the input voltage VIN1 supplied to the input terminal 31, and the intermediate and output stages 35 may be configured to output the output voltage VOUT based on the lower bits Di_low of the image data Di so that the output voltage VOUT ranges from the input voltage VIN1 to the input voltage VIN2.
In one or more embodiments, the capacitance of the input terminal 31 of each source amplifier 24i is approximately the sum of the gate capacitances Cp and Cn of the PMOS transistor MP11 and NMOS transistors MN11 of the input stage 33, and the capacitance of the input terminal 32 is approximately the sum of the gate capacitances Cp and Cn of the PMOS transistor MP11 and NMOS transistor MN11 of the input stage 34. In one or more embodiments, as the gate capacitances Cp and Cn of the PMOS transistors MP11 and NMOS transistors MN11 are minimal, the capacitances of the input terminals 31 and 32 of each source amplifier 24i are considerably smaller than the capacitances of the grayscale voltage lines 221 to 22m.
In one or more embodiments, the refresh rate of the display device 100 may be increased by reducing delays in the rising and falling input voltages of the source amplifiers 241 to 242n. For example, in one or more embodiments, reducing the effective input capacitances of the source amplifiers 241 to 242n reduces the delays in the rising and falling input voltages of the source amplifiers 241 to 242n, which increases the refresh rate of the display device 100.
In one embodiment, the effective input capacitances of the source amplifiers 241 to 242n are reduced by reducing influences of a Miller effect on the source amplifiers 241 to 242n. The Miller effect may increase the effective input capacitance of each source amplifier 241 to 242n to 1+A times the capacitance of a respective input terminal of each source amplifier 241 to 242n, where A is the gain of each respective source amplifier 241 to 242n.
In one or more embodiments, the source driver circuitry 13 is configured to achieve rapid rising and falling of the input voltages of the source amplifiers 241 to 242n, increasing the refresh rate of the display device 100, by at least minimizing the Miller effect of each source amplifier 241 to 242n. For example, minimizing the Miller effect of each source amplifier may reduce the effective input capacitance of the source amplifiers 241 to 242n, and reduce delays in the rising and falling input voltages of the source amplifiers 241 to 242n.
In one or more embodiments, to reduce the effective input capacitances of the source amplifiers 241 to 242n viewed from the grayscale voltage lines 221 to 22m, buffers 251 to 252n and 261 to 262n are inserted between the DACs 231 to 232n and the source amplifiers 241 to 242n.
In one or more embodiments, the buffer 25i comprises an NMOS transistor MN1, a PMOS transistor MP1, and a switch 43.
In one or more embodiments, the NMOS transistor MN1 and the PMOS transistor MP1 are each configured to drive the input terminal 31 of the source amplifier 24i through a source follower operation. In one or more embodiments, gates of the NMOS transistor MN1 and the PMOS transistor MP1 are commonly connected to the input node NIN to receive a grayscale voltage PVIN1 from the output terminal 41 of the DAC 23i. In one or more embodiments, the NMOS transistor MN1 has a drain connected to a power supply configured to supply a power supply voltage VDD and a source connected to the output node NOUT. In one or more embodiments, the PMOS transistor MP1 has a drain connected to a circuit ground and a source connected to the output node NOUT. In one or more embodiments, the NMOS transistor MN1 operates as a pull-up transistor configured to pull up the input terminal 31 of the source amplifier 24i, and the PMOS transistor MP1 operates as a pull-down transistor configured to pull down the input terminal 31.
In one or more embodiments, a current IN1 is generated through the NMOS transistor MN1, based on the grayscale voltage PVIN1 supplied to the gate of the NMOS transistor MN1, and the NMOS transistor MN1 is configured to supply the current IN1 to the input terminal 31 of the source amplifier 24i. Similarly, in one or more embodiments, a current IP1 is generated through the PMOS transistor MP1, based on the grayscale voltage PVIN1 supplied to the gate of the PMOS transistor MP1, and the PMOS transistor MP1 is configured to draw the current IP1 from the input terminal 31 of the source amplifier 24i.
In one or more embodiments, the switch 43 comprises an NMOS transistor MN2 and a PMOS transistor MP2. In one or more embodiments, the NMOS transistor MN2 and the PMOS transistor MP2 form a transmission gate connected between the input node NIN and the output node NOUT. In one or more embodiments, the NMOS transistor MN2 has a drain connected to the input node NIN and a source connected to the output node NOUT. In one or more embodiments, the PMOS transistor MP2 has a source connected to the input node NIN and a drain connected to the output node NOUT. In one or more embodiments, a gate of the NMOS transistor MN2 is supplied with a control signal VG1 and a gate of the PMOS transistor MP2 is supplied with a control signal VG2. In one or more embodiments, the switch 43 is configured to electrically connect or disconnect the input node NIN to or from the output node NOUT under control of the control signals VG1 and VG2.
In one or more embodiments, the image data Di supplied to the DAC 23i changes at time t1, and the grayscale voltage PVIN1 supplied from the DAC 23i to the buffer 25i also changes accordingly.
In one or more embodiments, the switch 43 is set to the OFF state by the control signals VG1 and VG2 at time t1 in synchronization with the change in the image data Di. In one or more embodiments, when the switch 43 is turned OFF, the NMOS transistor MN1 operates as a source follower to supply the current IN1 to the input terminal 31 of the source amplifier 24i. In one or more embodiments, this increases the voltage level on the input terminal 31. In one or more embodiments, when the threshold voltage of the NMOS transistor MN1 is VTH_N, the NMOS transistor MN1 pulls up the input terminal 31 of the source amplifier 24i to Vmax−VTH_N.
In one or more embodiments, this is followed by setting the switch 43 to the ON state by the control signals VG1 and VG2 at time t2. When the switch 43 is turned ON, in one or more embodiments, the output terminal 41 of the DAC 23i is electrically connected to the input terminal 31 of the source amplifier 24i, and thereby the input terminal 31 of the source amplifier 24i is pulled up to Vmax.
In one or more embodiments, when the image data Di supplied to the DAC 23i then changes at time t3, the grayscale voltage PVIN1 supplied from the DAC 23i to the buffer 25i also changes.
In one or more embodiments, the switch 43 is set to the OFF state by the control signals VG1 and VG2 at time t3 in synchronization with the change in the image data Di. In one or more embodiments, when the switch 43 is turned OFF, the PMOS transistor MP1 operates as a source follower to draw the current IP1 from the input terminal 31 of the source amplifier 24i. In one or more embodiments, this decreases the voltage level on the input terminal 31. In one or more embodiments, when the threshold voltage of the PMOS transistor MP1 is −VTH_P, the PMOS transistor MP1 pulls down the input terminal 31 of the source amplifier 24i to Vmin+VTH_P.
In one or more embodiments, this is followed by setting the switch 43 to the ON state by the control signals VG1 and VG2 at time t4. When the switch 43 is turned ON, in one or more embodiments, the output terminal 41 of the DAC 23i is electrically connected to the input terminal 31 of the source amplifier 24i, and thereby the input terminal 31 of the source amplifier 24i is pulled down to Vmin.
The output terminal 41 of the DA converter 23i may be directly connected to the input terminal 31 of the source amplifier 24i without providing the buffer 25i, increasing the effective input capacitance of the source amplifier 24i viewed from the DA converter 23i, which may significantly delay changes in the input voltage VIN1 supplied to the input terminal 31 of the source amplifier 24i from changes in the image data Di. In
The circuit configuration illustrated in
Similarly, the buffer 26i, which is configured similarly to the buffer 25i, reduces delays in rising and falling of the input voltage VIN2 supplied to the input terminal 32 of the source amplifier 24i.
In one or more embodiments, as illustrated in
In one or more embodiments, the current mirror 44 comprises PMOS transistors MP3 and MP4. In one or more embodiments, sources of the PMOS transistors MP3 and MP4 are commonly connected to the power supply and gates of the same are commonly connected to a drain of the PMOS transistor MP3. In one or more embodiments, the PMOS transistor MP3 has a drain connected to the drain of the NMOS transistor MN1 and the PMOS transistor MP4 has a drain connected to the output node NOUT In one or more embodiments, the current mirror 44 is configured to supply to the input terminal 31 of the source amplifier 24i a current IN2 that depends on the current IN1 that flows through the NMOS transistor MN1. In one or more embodiments, the current IN2 is proportional to the current IN1.
In one or more embodiments, the current mirror 45 comprises NMOS transistors MN3 and MN4. In one or more embodiments, sources of the NMOS transistors MN3 and MN4 are commonly connected to the circuit ground and gates of the same are commonly connected to a drain of the NMOS transistor MN3. In one or more embodiments, the NMOS transistor MN3 has a drain connected to the drain of the PMOS transistor MP1, and the NMOS transistor MN4 has a drain connected to the output node NOUT. In one or more embodiments, the current mirror 45 is configured to draw from the input terminal 31 of the source amplifier 24i a current IP2 that depends on the current IP1 that flows through the PMOS transistor MP1. In one or more embodiments, the current IP2 is proportional to the current IP1.
In one or more embodiments, the buffer 26i is configured similarly to the buffer 25i.
In one or more embodiments, the buffer 25i illustrated in
In one or more embodiments, the buffer 25i illustrated in
Through a similar process, the buffer 25i illustrated in
In one or more embodiments, as illustrated in
In one or more embodiments, gates of the NMOS transistors MN5 and the PMOS transistor MP5 are commonly connected to the input node NIN to receive the grayscale voltage PVIN1 from the output terminal 41 of the DAC 23i. In one or more embodiments, the NMOS transistor MN5 has a drain connected to the power supply that supplies the power supply voltage VDD and a source connected to the output node NOUT. In one or more embodiments, the PMOS transistor MP5 has a drain connected to the circuit ground and a source connected to the output node NOUT.
In one or more embodiments, the PMOS transistor MP6 is connected in series to the current mirror 44 between the power supply and the output node NOUT and operates as a switch operating in response to the control signal VG2. In one or more embodiments, the PMOS transistor MP6 has a source connected to the power supply, a drain connected to the source of the PMOS transistor MP4 of the current mirror 44, and a gate supplied with the control signal VG2. Alternatively, the PMOS transistor MP6 may be connected between the current mirror 44 and the output node NOUT.
The NMOS transistor MN6 is connected in series to the current mirror 45 between the circuit ground and the output node NOUT and operates as a switch operating in response to the control signal VG1. In one or more embodiments, the NMOS transistor MN6 has a source connected to the circuit ground, a drain connected to the source of the NMOS transistor MN4 of the current mirror 45, and a gate supplied with the control signal VG1. Alternatively, the NMOS transistor MN6 may be connected between the current mirror 45 and the output node NOUT.
The buffer 25i illustrated in
Additionally, in the buffer 25i illustrated in
In one or more embodiments, as illustrated in
In one or more embodiments, the buffer 25i is responsive to overdriving control signals SON and SOP for performing the overdriving operation. In one or more embodiments, the overdriving control signal SON is a low active signal and the overdriving control signal SOP is a high active signal. In one or more embodiments, the buffer 25i is configured to pull up the input terminal 31 of the source amplifier 24i to the power supply voltage VDD or a voltage close to the power supply voltage VDD, when the overdriving control signal SON is activated. This achieves rapidly pulling up the output terminal 36 of the source amplifier 24i. In one or more embodiments, the buffer 25i is configured to pull down the input terminal 31 of the source amplifier 24i to the circuit ground level or a voltage close to the circuit ground level, when the overdriving control signal SOP is activated. This achieves rapidly pulling down the output terminal 36 of the source amplifier 24i.
In one or more embodiments, the buffer 25i comprises an NMOS differential input stage 51, a PMOS differential input stage 52, active load circuitry 53, and a switch 54.
In one or more embodiments, the NMOS differential input stage 51 comprises NMOS transistors MN1, MN7, and MN8. In one or more embodiments, sources of the NMOS transistors MN1 and MN7 are commonly connected to a node N1. In one or more embodiments, the NMOS transistor MN1 has a drain connected to a node N3 of the active load circuitry 53, and the NMOS transistor MN7 has a drain connected to a node N4 of the active load circuitry 53. In one or more embodiments, the NMOS transistor MN1 has a gate connected to the input node NIN and the NMOS transistor MN7 has a gate connected to the output node NOUT, which is connected to the input terminal 31 of the source amplifier 24i. In one or more embodiments, the NMOS transistor MN8 operates as a constant current source configured to draw a constant current from the node N1. In one or more embodiments, the NMOS transistor MN8 has a drain connected to the node N1, a source connected to the circuit ground, and a gate supplied with a bias voltage VBN1.
The PMOS differential input stage 52 comprises PMOS transistors MP1, MP7, and MP8. In one or more embodiments, sources of the PMOS transistors MP1 and MP7 are commonly connected to a node N2. In one or more embodiments, the PMOS transistor MP1 has a drain connected to a node N5 of the active load circuitry 53, and the drain of the PMOS transistor MP7 has a drain connected to a node N6 of the active load circuitry 53. In one or more embodiments, the PMOS transistor MP1 has a gate connected to the input node NIN and the PMOS transistor MP7 has a gate connected to the output node NOUT. In one or more embodiments, the PMOS transistor MP8 operates as a constant current source configured to supply a constant current to the node N2. In one or more embodiments, the PMOS transistor MP8 has a drain connected to the node N2, a source connected to the power supply, and a gate supplied with a bias voltage VBP1.
In one or more embodiments, the active load circuitry 53 is connected to the drains of the NMOS transistor MN1 and the NMOS transistor MN7 and the drains of the PMOS transistor MP1 and the PMOS transistor MP7. In one or more embodiments, the active load circuitry 53 comprises current mirrors 55, 56, a floating constant current source 57, PMOS transistors MP6, MP10, MP11, and NMOS transistors MN6, MN10 and MN11.
In one or more embodiments, the PMOS transistor MP6 and the NMOS transistor MN6 are configured to enable the current mirrors 55 and 56 in response to the control signals VG1 and VG2, which are also used to control the switch 54. In one or more embodiments, the PMOS transistor MP6 has a source connected to the power supply and a drain connected to the current mirror 55. The PMOS transistor MP6 has a gate supplied with the control signal VG2. The NMOS transistor MN6 has a source connected to the circuit ground, a drain connected to the current mirror 56, and a gate supplied with the control signal VG1.
In one or more embodiments, the current mirror 55 is connected between the drain of the PMOS transistor MP6 and the nodes N3 and N4. In one or more embodiments, the current mirror 55 comprises PMOS transistors MP3 and MP4. In one or more embodiments, sources of the PMOS transistors MP3 and MP4 are commonly connected to the drain of the PMOS transistor MP6, and gates of the PMOS transistors MP3 and MP4 are commonly connected to a drain of the PMOS transistor MP3. In one or more embodiments, the drains of the PMOS transistors MP3 and MP4 are connected to the nodes N3 and N4, respectively.
In one or more embodiments, the current mirror 56 is connected between the drain of the NMOS transistor MN6 and the nodes N5 and N6. In one or more embodiments, the current mirror 56 comprises NMOS transistors MN3 and MN4. In one or more embodiments, sources of the NMOS transistors MN3 and MN4 are commonly connected to the drain of the NMOS transistor MN6, and gates of the NMOS transistors MN3 and MN4 are commonly connected to a drain of the NMOS transistor MN3. In one or more embodiments, the drains of the NMOS transistors MN3 and MN4 are connected to the nodes N5 and N6, respectively.
In one or more embodiments, the floating constant current source 57 is configured to draw a constant current from the node N3, and supply the constant current to the node N5. In one or more embodiments, the floating constant current source 57 comprises an NMOS transistor MN9 and a PMOS transistor MP9. In one or more embodiments, a drain of the NMOS transistor MN9 and a source of the PMOS transistor MP9 are commonly connected to the node N3, and a source of the NMOS transistor MN9 and a drain of the PMOS transistor MP9 are commonly connected to the node N5. A bias voltage VBN2 is supplied to a gate of the NMOS transistor MN9, and a bias voltage VBP2 is supplied to a gate of the PMOS transistor MP9.
In one or more embodiments, the switch 54 is connected between the input node NIN and the output node NOUT. In one or more embodiments, the switch 54 is configured to electrically connect and disconnect the input node NIN and the output node NOUT in response to the control signals VG1 and VG2. In one or more embodiments, the switch 54 comprises an NMOS transistor MN2 and a PMOS transistor MP2, which form a transmission gate. In one or more embodiments, the NMOS transistor MN2 has a drain connected to the input node NIN and a source connected to the output node NOUT. In one or more embodiments, the PMOS transistor MP2 has a source connected to the input node NIN and a drain connected to the output node NOUT. In one or more embodiments, the gate of the PMOS transistor MP2 is supplied with the control signal VG1 and the gate of the NMOS transistor MN2 is supplied with a control signal VG2.
In one or more embodiments, the PMOS transistors MP10, MP11 and the NMOS transistors MN10 and MN11 are used to achieve the overdriving operation in response to the overdriving control signals SON and SOP. In one or more embodiments, the PMOS transistors MP10 and MP11 are connected in series between the drain of the PMOS transistor MP6 and the output node NOUT. In one or more embodiments, the PMOS transistor MP10 has a source connected to the drain of the PMOS transistor MP6 and a gate connected to the commonly connected gates of the PMOS transistors MP3 and MP4. In one or more embodiments, the PMOS transistor MP11 has a source connected to a drain of the PMOS transistor MP10 and a drain connected to the output node NOUT. In one or more embodiments, the PMOS transistor MP11 has a gate supplied with the overdriving control signal SON. In one or more embodiments, the NMOS transistors MN10 and MN11 are connected in series between the drain of the NMOS transistor MN6 and the output node NOUT. In one or more embodiments, the NMOS transistor MN10 has a source connected to the drain of the NMOS transistor MN6 and a gate connected to the commonly connected gates of the NMOS transistors MN3 and MN4. In one or more embodiments, the NMOS transistor MN11 has a source connected to a drain of the NMOS transistor MN10, a drain connected to the output node NOUT, and a gate supplied with the overdriving control signal SOP.
In one or more embodiments, the buffer 25i illustrated in
In one or more embodiments, when the grayscale voltage PVIN1 is pulled up, a current IN1 is generated through the NMOS transistor MN1, depending on the grayscale voltage PVIN1 supplied to the gate of the NMOS transistor MN1, and the current mirror 55 supplies the current IN2 depending on the current IN1 to the input terminal 31 of the source amplifier 24i to increase the input voltage VIN1. In one or more embodiments, this is followed by setting the switch 54 to the ON state by the control signals VG1 and VG2. When the switch 54 is turned ON, in one or more embodiments, the output terminal 41 of the DAC 23i is electrically connected to the input terminal 31 of the source amplifier 24i, and thereby the input terminal 31 of the source amplifier 24i is pulled up to the grayscale voltage PVIN1.
In one or more embodiments, when the grayscale voltage PVIN1 is pulled down, a current IP1 is generated through the PMOS transistor MP1, depending on the grayscale voltage PVIN1 supplied to the gate of the PMOS transistor MP1, and the current mirror 56 draws a current IP2 that depends on the current IP1 from the input terminal 31 of the source amplifier 24i to decrease the input voltage VIN1. In one or more embodiments, this is followed by setting the switch 54 to the ON state by the control signals VG1 and VG2. When the switch 54 is turned ON, in one or more embodiments, the output terminal 41 of the DAC 23i is electrically connected to the input terminal 31 of the source amplifier 24i, and thereby the input terminal 31 of the source amplifier 24i is pulled down to the grayscale voltage PVIN1.
Use of the NMOS and PMOS differential input stages 51 and 52 as illustrated in
In one or more embodiments, when one of the overdriving control signals SON and SOP is activated, the buffer 25i operates to achieve the overdriving operation. In one or more embodiments, when the overdriving control signal SON is activated, the PMOS transistor MP11 is turned ON. In one or more embodiments, this achieves driving the input terminal 31 of the source amplifier 24i to the power supply voltage VDD or a voltage close to the power supply voltage VDD, independently of the grayscale voltage PVIN1. In one or more embodiments, when the overdriving control signal SOP is activated, the NMOS transistor MN11 is turned ON. In one or more embodiments, this achieves driving the input terminal 31 of the source amplifier 24i to the circuit ground level or a voltage close to the circuit ground level, independently of the grayscale voltage PVIN1.
Although various embodiments of this disclosure have been specifically described in the above, a person skilled in the art would appreciate that the technologies disclosed in this disclosure may be implemented with various modifications. For example, although the above-described embodiments recite the configuration in which each source amplifier 24i comprises two input terminals 31 and 32, the number of the input terminals of each source amplifier 24i is not limited to two. Each source amplifier 24i may comprise a single input terminal, or three or more input terminals. In this case, a buffer configured in the same configuration as the above-described buffer 25i is connect to each input terminal of the source amplifier 24i.
Number | Date | Country | Kind |
---|---|---|---|
2018-029464 | Feb 2018 | JP | national |
2019-026400 | Feb 2019 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
20090167747 | Gong | Jul 2009 | A1 |
20190206326 | Wang | Jul 2019 | A1 |
Number | Date | Country | |
---|---|---|---|
20190259322 A1 | Aug 2019 | US |