This is a continuation of application Ser. No. 07/163,270, filed on Mar. 2, 1988, now U.S. Pat. No. 4,947,375.
Number | Name | Date | Kind |
---|---|---|---|
4635190 | Meyer et al. | Jan 1987 |
Number | Date | Country |
---|---|---|
8001732 | Aug 1980 | WOX |
Entry |
---|
Patent Abstracts of Japan, vol. 8, No. 151 (P-286) [1588], 13 Jul. 1984; & JP-A-59 48 898 (Hitachi Seisakusho K. K. 21-03-1984. |
Processing of the IEEE, vol. 74, NO. 5, May 1986, pp. 684-698, IEEE, New York, U.S.; W. R. Moore: "A Review of Fault-Tolerant Techniques for the Enhancement of Integrated Circuit Yeild" *page 684, col. 2, Line 22-col. 2, line 16*. |
Number | Date | Country | |
---|---|---|---|
Parent | 163270 | Mar 1988 |