1. Field of the Invention
The present invention refers to a device for calibrating the frequency of an oscillator, to a phase looked loop circuit comprising said calibration device and to the related frequency calibration method.
2. Description of the Related Art
In the present radio communication systems phase looked loop circuits (PLL) are generally utilized for generating oscillating electric signals. Generally the PLLs comprise a voltage controlled oscillator (VCO) generating an oscillating output signal as a response of a voltage level applied at the input. The specific parameters of the voltage/frequency relationship depend on the parameters of the VCO manufacturing process, the values of the electric components that it comprises, the ambient temperature and the other factors.
For reducing the effects of the temperature variations and of the process parameters, devices for calibrating the frequency of the VCO are presently used.
Such devices become very important for the following reasons.
The reduction of the sizes of the integrated circuits which are due to the generation of MOS transistors having smaller and smaller channels imposes a reduction of the supply voltage and, for this reason, a reduction of the input voltage of the VCO.
The need of increasing the rejection of the spur radiation emissions in PLL and the risk of frequency variations of the VCO which are due to the interferences given by the coupling with the rest of the circuitry when a complex system is formed on a chip, imposes a reduction of the gain of the VCO.
A PLL having a device for calibrating a frequency of a VCO is disclosed in the article “A Fully Integrated PLL Frequency Synthesizer LSI for Mobile Communication System.”, 2001 IEEE Radio Frequency Integrated Circuits Symposium, pages 65-68. The PLL device comprises a programmable divider, a phase comparator, a filter, a delta-sigma converter, a VCO and a frequency error detector. The frequency band of the VCO is selected by means of a digital control signal and the resonant circuit of the VCO has N frequency bands of operation. When new frequency data are sent to the PLL the VCO has an input constant voltage. As a response of a starting digital signal one among the N bands of the resonator circuit is selected and the VCO oscillates at a frequency f1 that is sent to the programmable divider having at the input the output signal of the sigma-delta converter; the output signal of the programmable divider is the signal fdiv. The error detector compares the frequency fdiv with a reference frequency fref and it generates a new digital signal for selecting another frequency band of the VCO. The process is iterated several times until the frequency difference between the signal fdiv and the signal fref becomes less than a prefixed value. When the corrected frequency band of the VCO has been determined-, the VCO does not have any longer at the input the constant signal but the output signal of the filter so that the PLL acts in closed loop condition.
The precision of the frequency calibration in this device is due to the bit number of the digital signal; however the use of a digital signal with a large bit number brings to an increase of increases the convergence time of the calibration method. It is therefore necessary a trade-off between the bit number of the digital signal and the convergence time of the calibration method.
In view of the art described, it is an object to present invention to provide a device for calibrating the frequency of an oscillator which is more precise than the known devices and which has a small convergence time.
According to the present invention, this object is obtained by means of a device for calibrating the frequency of an oscillator, said oscillator having a first and a second input and generating an output frequency as a response to a first voltage signal applied at said first input, said calibration device being adapted to generate an output digital signal applied at said second input of the oscillator for calibrating its output frequency, characterized in that said calibration device comprises at least one counter, said counter having a first input frequency proportional to a reference frequency and a second input frequency proportional to the output frequency of the oscillator, said counter counting a time window number given by the ratio of the second to first frequency and said device comprising means adapted to compare said counted time window number with a prefixed time window number, said calibration device being adapted to change the value of said frequency calibration digital signal if said counted time window number is different from said prefixed time window number and until it is obtained that said counted time window number is equal to said prefixed time window number.
Still according to the present invention it is possible to provide to a phase looked loop circuit as defined in claim 8 that includes such a calibration device.
Still in accordance with the present invention it is possible to provide a method for calibrating the frequency of an oscillator of a phase looked loop circuit as defined in claim 17.
Thanks to the present invention it is possible to provide a device for calibrating a frequency of an oscillator which allows the use of a VCO having a reduced voltage/frequency gain and a reduced input voltage level as required by the present radio communication systems.
The features and the advantages of the present invention will be made evident by the following detailed description of an embodiment thereof, shown as not limiting example in the annexed drawings, wherein:
With reference to
The VCO 2 has an oscillating frequency given by L*S*fo that is calibrated by an output digital signal WD of the device 3.
The device 3 comprises at least one counter Ti having a first input frequency proportional to a reference frequency fR and a second input frequency S*fo proportional to the output frequency L*S*fo of the oscillator 2. The counter counts the time window number Fi given by the ratio of the second to first input frequency and it comprises means 68 adapted to compare said counted time window number Fi with a prefixed time window number Bi. The device 3 is adapted to change the value of the frequency calibration digital signal WD if said counted time window number Fi is different from said prefixed time window number Bi and until it is obtained that said counted time window number Fi is equal to said prefixed time window number Bi.
More precisely the device 3 comprises a first counter T1 and a second counter T2 which are placed in parallel to each other; the second counter T2 has a precision higher than the first counter T1 so that the prefixed time window number B1 for the first counter T1 is lower than the prefixed time window number B2 for the second counter. The first counter T1 has a reference frequency fR while the second counter has a reference frequency fR/2 provided by a divider 9. The first counter TI and the second counter T2 count simultaneously a first F1 and a second F2 time window numbers given by the ratio of the frequency fo*S respectively by fR and by fR/2. The first and the second counters comprise means 68 adapted to compare said first number F1 and said second number F2 with the respective prefixed time window numbers B1, B2 and the device 3 is adapted to change the value of the digital signal WD if one between said time window numbers F1, F2 is different from the respective prefixed time window number B1, B2 and until it is obtained that both the first F1 and the second F2 window time numbers are equal to said prefixed time window numbers B1, B2 or, in a similar way, when it is obtained that only the second time window number F2 is equal to the respective prefixed time window number B2.
Still more precisely the device 3 comprises a plurality of counters T1-Tk adapted to count the frequency fo*S with a time window number given by (fo*S/(fR/2i−1)) with i=1, . . . k. All the counters T1-Tk are activated simultaneously and have as clock signal the signal 1/fo*S. Each counter comprises means 68 adapted to send a reset pulse to a logic circutry circuitry 710 when the number Fi for counting the frequency fo*S is different from the value Bi given by(fo*S/(fR/2i−1)) with i=1, . . . k. where ft is the target frequency set by the outside in the logic circuitry 710 with ft=fR; the means 68 provide to reset the counter after having sent the reset pulse. Each counter T1 . . . T comprises means 811 for setting the value Bi with i=1, . . . k. for each counter T1 . . . Tk as a function of the frequency ft provided by the circuitry 710.
It is also possible, alternatively, that the circuitry 710 comprises the means 811 so that the same computes and provides the values B1-Bk to each counter T1-Tk.
It is still possible, once again alternatively, that the circuitry 710 comprises the means 8 so that the same carries out the comparison between each value F1-Fk with the corresponding values B1-Bk; each one of the counters T1-Tk will provide the circuitry 710 only with the corresponding value Fi comprised among F1-Fk.
The means 68 can be constituted by comparators o or by computer means and the means 811 are time period dividers.
The logic circuitry 710 provides to send the reset pulse received from any counter to the other counters for resetting them. Also the logic circuitry 710 provides to decrease or to increase the output digital signal WD for at least one least significant bit (LSB) when it receives a reset pulse from any counter. The same circuitry 710 controls the switch 57 to connect with the voltage Vref during the frequency calibration process and to connect with the output signal of the filter LPF 6 at the end of the calibration process.
The PLL 1 further comprises a frequency divider L 12 for obtaining a frequency fo*S from the input frequency fo*S*L and a second divider S 13 for obtaining the frequency fo from the input frequency fo*S.
The frequency calibration apparatus operates in the following way, as shown in the diagram in
At the starting step A the circuitry 710 sets the switch 57 to connect with the reference voltage Vref;. at At the step B the circuitry 710 sends the digital signal WD corresponding preferably to the highest (high digital signal WD) or the lowest (low digital signal WD) frequency that may be set for the same VCO, that is one among the frequencies limiting the operating range of the VCO 2, and it resets all the counters T1-Tk. When the frequency fo*S is computed by means of the S dividers S 13, it is counted simultaneously by all the counters T1-Tk, arranged in parallel to each other, at the step C. When any counter Ti with i=1, . . . k counts the frequency fo*S with a time window number Fi different from the prefixed number Bi, it sends a reset pulse to the circuitry 710 at the step D. The circuitry 710 resets all the counters and decreases (in the case wherein the high digital signal WD has been set) or increases (in the case wherein the low digital signal WD has been set) of at least one least significant bit LSB the digital signal WD at the step E; the new frequency fo*S is counted by all the counters T1-Tk. The operation corresponding to the steps B-E is repeated more times until the frequency fo tends to coincide with the frequency fR and also the counter Tk counts the time window number (fo*S/(fR*2k−1)) corresponding to the value Bk;. In such a case, no reset signal is sent to the circuitry 7 that set in such case 10 and the circuitry 10 sets the switch 57 to connect the VCO 2 with the output signal of the filter LPF at the step F. Therefore the last counter Tk determines the precision of the calibration device 3. The PLL 1 after this instant may operate as a known PLL.
With such a method the convergence time of the calibration process is reduced for the use of various counters with different precision and with different counting time; more precisely the counters with lower precision employ a lower counting time and therefore the lasts will send to the circuitry 710 the reset pulses for the greatest part of the calibration process.
Said method, which has been described in the case wherein the device 3 comprises a plurality of counters T1-Tk, is also valid in the case wherein the device 3 comprises only one counter or two counters.
For example if it is imposed that the digital signal WD is a word with six bits and it sets initially WD=[111111], fR=32 Mhz, ft=256 Mhz, one considers k=5 and by selecting S=8 it is obtained B1=8, B2=16, B3=32, B4=64, B5=128 and imposes that the frequency fo*S corresponding to the word WD is of 335 Mhz, there will be the following situation.
The counter T1 will count 10 pulses equal to the entire number of 335/32 and because said number is higher than B1, it sends a reset pulse to the circuitry 710 which provides to reset all the counters and to decrease by a LSB the signal WD that is [111110]. Said operation with the only counter T1 will continue until fo*S=288 Mhz corresponding to the signal [100000] that is when the counter will count a number equal to 9 pulses.
The second counter T2 with WD=[100000] will count more than 17 pulses, that is a number higher than B2, and it sends a reset pulse to the circuitry 710 which provides to reset all the counters and to decrease by a LSB the signal WD that is [011111]. Said operation of the counter T3 T2 will continue until fo*S=273 Mhz corresponding to the signal WD=[010110].
The third counter T3 with WD=[0101110] will count a pulse number higher than B3 and it sends a reset pulse to the circuitry 710 which provides to reset all the counters and to decrease by a LSB the signal WD that is [010111]. Said operation with the only counter T3 will continue until fo*S=263 Mhz corresponding to the signal WD=[0011111].
The fourth counter T4 with WD=[001111] will count a pulse number higher than B4 and it sends a reset pulse to the circuitry 710 which provides to reset all the counters and to decrease by a LSB the signal WD that is [001110]. In such case the counter T4 counts a pulse number higher than B4 and it will provide to decrease by a LSB the signal WD. Said operation will continue until to reach a frequency fo*S corresponding to the signal WD=[001101].
The fifth counter T5 with WD=[001101] will count a pulse number higher than B5 and it will send a reset pulse to the circuitry 710 which provides to reset all the counters and to decrease by a LSB the signal WD. Said operation of the counter T5 will continue until fo*S=256.5 Mhz corresponding to the signal WD=[001011] with which the frequency calibration process ends.
Number | Date | Country | Kind |
---|---|---|---|
03425828.5 | Dec 2003 | EP | regional |