Device for correcting phase noise in a digital receiver

Information

  • Patent Grant
  • 5930306
  • Patent Number
    5,930,306
  • Date Filed
    Monday, February 10, 1997
    27 years ago
  • Date Issued
    Tuesday, July 27, 1999
    25 years ago
Abstract
A digital receiver includes a mixer stage receiving a carrier signal S(t) and delivering an intermediate frequency signal S.sub.FI (t) to a demodulation stage. The mixer stage is furnished with a PLL circuit for generating a signal at a given frequency. The digital receiver further includes a phase noise digital correction stage for tapping off a noise signal .phi..sub.n (t) generated by the PLL circuit in the mixer stage and for compensating the noise signal .phi..sub.n (t) in the demodulation stage.
Description

FIELD OF THE INVENTION
The present invention lies in the field of digital transmissions of information and relates particularly to a digital receiver including a mixer stage receiving a carrier S(t) and delivering to a demodulation stage an intermediate-frequency signal S.sub.FI (t) obtained by combining the carrier received and a signal S.sub.Lo (t) with angular frequency .omega..sub.Lo, generated by a PLL circuit.
BACKGROUND OF THE INVENTION
In receivers of this type, the PLL circuit is generally the source of phase noise which gets added to the signal S.sub.FI (t) and which causes a deterioration in the quality of the information transmitted. Thus, excessive phase noise increases the error rate in the demodulated signal especially in transmission devices which use QPSK modulation (Quadriphase shift keying) or modulation of the QAM type (Quadrature amplitude modulation).
FIG. 1 represents diagrammatically a phase-locked loop circuit used in known receivers. The total phase noise generated by such a circuit results from the contribution from its constituent elements such as a reference oscillator, a voltage-controlled oscillator VCO, a phase detector, a filtering operational amplifier and sometimes a divider. Generally, the VCO is regarded as constituting the major source of phase noise. Thus, this element includes a variable-capacitance diode (or varactor) having an equivalent resistance which causes a noise voltage producing modulation of the voltage across the terminals of the said varactor. This noise prevails in the VCO over a wide range of frequencies of oscillation.
The objective of the invention is to eliminate the phase noise generated by the PLL circuit in digital receivers.
According to the invention, the digital receiver includes a phase noise digital correction stage intended for tapping off the noise signal .phi..sub.n (t) generated by the PLL circuit in the mixer stage and for compensating the said noise .phi..sub.n (t) in the demodulation stage.
By virtue of the noise correction stage, the demodulated signal is error-free thus enabling the quality of the information transmitted to be improved.





BRIEF DESCRIPTION OF THE DRAWINGS
Other characteristics and advantages of the invention will emerge from the description which follows, taken by way of non-limiting example, with reference to the appended figures in which:
FIG. 1 represents diagrammatically a phase-locked loop circuit used in the prior art receivers;
FIG. 2 represents an equivalent diagram of the circuit of FIG. 1;
FIG. 3 represents a block diagram of a receiver according to the invention, and
FIG. 4 represents a receiver according to a preferred embodiment of the invention.





DESCRIPTION OF THE PREFERRED EMBODIMENT
As may be seen in FIGS. 3 and 4, the digital receiver includes a mixer stage 2 furnished with a phase-locked loop (PLL) circuit 4. An input 6 of the said mixer stage 2 receives a modulated carrier S(t) delivered by an antenna 7 and a first output 8 of the mixer stage 2 delivers an intermediate-frequency signal S.sub.FI (t) to a first input 10 of a demodulation stage 12.
According to a first essential characteristic of the invention, the digital receiver furthermore includes a phase noise correction stage 14 intended for tapping off a noise signal .phi..sub.n (t) generated by the PLL circuit 4 in the mixer stage 2 and for compensating the said noise .phi..sub.n (t) in the demodulation stage 12.
FIGS. 1 and 2 demonstrate the contribution of each constituent element of the PLL circuit 4. Thus, denoting by H.sub.lo (j.omega.) the open-loop transfer function of the circuit shown diagrammatically in FIG. 2, the total phase noise is given by the expression: ##EQU1## where .theta..sub.ref (j.omega.) N.sup.2 .vertline.H.sub.lo (j.omega.).vertline..sup.2 represents the contribution from a reference oscillator 20, and
.theta..sub.pd (j.omega.).vertline.K.sub.vco (j.omega.).vertline..sup.2 /.sub..omega..sup.2 represents the contribution from a phase detector 22,
.theta..sub.amp (j.omega.).vertline.K.sub.vco /.omega.).sup.2 represents the contribution from a filtering operational amplifier 24,
.theta..sub.vco (j.omega.) represents the contribution from the VCO 26, and
.theta..sub.div (j.omega.).vertline.H.sub.lo (j.omega.).vertline..sup.2 represents the contribution from a divider 28, ##EQU2## and with K.sub.pd and -K.sub.vco respectively representing an amplification coefficient of the phase detector 22 and an amplification coefficient of the VCO 24, F(j.omega.) representing the transfer function of the filtering amplifier 24.
By regarding the total phase noise as resulting essentially from the contribution from the VCO 26, the above expression can be simplified and replaced by: ##EQU3##
Analysis of this expression shows that the total phase noise measurable after the phase detector 22 is given by the expression: ##EQU4##
It follows that the said phase noise .theta.".sub.tot (j.omega.) can be measured at an output 23 of the detector 22 by considering the amplification factor K.sub.pd of the said phase detector 22 and the division factor N.
According to a preferred embodiment of the invention, represented in FIG. 3 and in FIG. 4, the phase noise correction stage 14 is arranged between a second output 30 of the mixer stage 2 and a second input 32 of the demodulation stage 12 and includes a first analogue/digital converter 34, an input 36 of which is connected to the output 23 of the phase detector 22 integrated with the PLL circuit 4, and an output 42 of which is connected to a calculating module 44 intended for supplying the demodulation stage 12 with a signal .phi..sub.c (t) for compensating the phase noise .phi..sub.n (t).
The first calculating means 44 makes it possible to multiply the value delivered by the analogue/digital converter 34 by the ratio ##EQU5## so as to deliver at its output 45 a compensation signal .theta..sub.c (t) equivalent to the noise signal .theta.'.sub.n (t).
As may be seen in FIG. 4, the demodulation stage 12 includes a second calculating module 50 intended for determining the phase .omega.t signal S.sub.FI (t) received from the mixer stage 2. The said calculating module 50 has a first output 52 connected to a first input 54 of a synchronous demodulator block 56 and a second output 58 connected to a subtractor 60 simultaneously receiving the compensation signal .phi..sub.c (t) at an input 62 and delivering to the demodulator block 56 the difference .DELTA..phi. given by the expression:
.DELTA..phi.=.omega..sub.FI .multidot.t-.phi..sub.c (t).
The calculating module 50 includes a second analogue/digital converter (64) associated with a filter 68 known per se making it possible to recover the instantaneous phase of a signal.
As is represented in FIG. 4, the mixer stage 2 of the receiver includes a first multiplier 72, a first input 74 of which receives from the antenna 7, via an amplification/filtering means 76, a radiofrequency carrier S.sub.RF (t) given by the expression:
S.sub.RF (t)=S.sub.p (t)Cos .omega..sub.o.t+S.sub.q (t)Sin .omega..sub.o.t
where S.sub.p (t) and S.sub.q (t) respectively represent an in-phase component and a quadrature component of a QPSK signal or of a QAM signal. A second input 78 of the said multiplier 72 receives a signal S.sub.lo (t) generated by the PLL circuit 4, whilst an output 80 of the said multiplier 72 delivers the signal S.sub.FI (t) to the demodulation stage 12 via a first low-pass filter 82.
As may be seen in FIG. 4, the demodulator block 56 includes a semi-Nyquist filter 83 connected to the second analogue/digital converter 64, a second multiplier 84 and a third multiplier 86 having, respectively, on the one hand, a first input 88 and a first input 90 which are connected to an output 92 of the said semi-Nyquist filter 83, and on the other hand, respectively, a second input 94 and a second input 96 which are connected to a storage means 100 intended for storing the phase difference .DELTA..phi.. The second multiplier 84 delivers, via a low-pass filter 102, a demodulated in-phase component
S.sub.Id (t)=S.sub.FI (t).times.2cos (.omega..sub.FI (t)-.phi..sub.c (t))
whilst the third multiplier 86 delivers, via a second low-pass filter 104, a demodulated quadrature component
S.sub.Qd (t)=S.sub.FI (t).times.2Sin(.omega..sub.FI (t)-.phi..sub.c (t)).
Thus, when the modulated carrier S.sub.RF (t) is received by the mixer stage 2, it is converted into an intermediate-frequency signal S.sub.FI (t) given by the expression:
S.sub.FI (t)=S.sub.p (t)�cos((.omega..sub.o +.omega..sub.lo)t+.phi..sub.n (t))+Cos((.omega..sub.o -.omega..sub.lo)t-.phi..sub.n (t)!+S.sub.q (t)�Sin((.omega..sub.o +.omega..sub.lo)t+.phi..sub.n (t)+Sin((.omega..sub.o -.omega..sub.lo)t-.phi..sub.n (t))!
After filtering, the signal gathered is given by the expression:
S.sub.FFI (t)=S.sub.p (t)Cos((.omega..sub.o -.omega..sub.lo)t-.phi..sub.n (t))+S.sub.q (t)Sin((.omega..sub.o -.omega..sub.lo)t-.phi..sub.n (t))
or, putting .omega..sub.o -.omega..sub.lo =.omega..sub.FI
S.sub.FFI (t)=S.sub.p (t)Cos(.omega..sub.FI.t-.phi..sub.n (t))+S.sub.q (t)Sin (.omega..sub.FI.t-.phi..sub.n (t))
the signal S.sub.FFI (t) is next applied to the demodulator stage 12 so as to gather the demodulated in-phase component S.sub.Id (t) and the demodulated quadrature component S.sub.qd (t).
The demodulated in-phase component is given by the expression:
S.sub.Id =S.sub.FFI (t)2Cos(.omega..sub.FI.t-.phi..sub.c (t))
S.sub.Id =S.sub.p (t)�Cos(2.omega..sub.FI (t)-.phi..sub.n (t)-.phi..sub.c (t))+Cos (-.phi..sub.n (t)+.phi..sub.c (t))!+S.sub.q (t)�Sin(2.omega..sub.FI -.phi..sub.c (t)+Sin(-.phi..sub.n (t)+.phi..sub.c (t))!
i.e., after filtering by the low-pass filter 102:
S.sub.FId (t)=S.sub.p (t)Cos(-.phi..sub.n (t)+.phi..sub.c (t)+S.sub.q (t)Sin(-.sub.n (t)+.phi..sub.c (t))
Likewise, the demodulated quadrature component is given by the expression:
S.sub.Qd (t)=S.sub.FFI (t).2Sin(.omega..sub.FI (t)-.phi..sub.c (t))
S.sub.Qd (t)=S.sub.p (t).�Sin(2.omega..sub.FI (t)-.phi..sub.n (t)-.phi..sub.c (t)+Sin(.phi..sub.n (t)-.phi..sub.c (t))+S.sub.q (t)�-Cos (2.omega..sub.FI.t-.phi..sub.n (t)-.phi..sub.c (t))+Cos(-.phi..sub.n (t)+.phi..sub.c (t))!
i.e. after filtering by the low-pass filter 104:
S.sub.FQd (t)=S.sub.p (t)Sin(.phi..sub.n (t)-.phi..sub.c (t))+S.sub.q (t)Cos(-.phi..sub.n (t)+.phi..sub.c (t))
with
.DELTA..phi.=.phi..sub.n (t)-.phi..sub.c (t)
hence
S.sub.FId (t)=S.sub.p (t)Cos(.DELTA..phi.(t))+S.sub.q (t)Sin(.DELTA..phi.(t))
and
S.sub.FQd (t)=-S.sub.p (t)Sin(.DELTA..phi.(t))+S.sub.q (t)Cos(.DELTA..phi.(t))
Ideally, the phase noise .phi..sub.n (t) is equal to the compensation noise .phi..sub.c (t) calculated in the correction stage 14.
In this case:
S.sub.FId (t)=S.sub.p (t) and S.sub.FQd (t)=S.sub.q (t)
Claims
  • 1. Digital receiver including a mixer stage receiving a carrier S(t) and delivering to a demodulation stage and intermediate-frecuency signal S.sub.FI (t) obtained by combining the carrier received and a signal generated by a PLL circuit comprising:
  • a phase noise digital correction stage intended for tapping off a noise signal .phi..sub.n (t) generated by the PLL circuit in the mixer stage and for compensating the said noise .phi..sub.n (t) in the demodulation stage;
  • the phase noise correction stage including a first analogue/digital converter, and input of which is connected to an output of a phase detector integrated with the PLL circuit, and an output of which is connected to a calculating module intended for supplying the demodulation stage with a signal .phi..sub.c (t) for compensating the phase noise .phi..sub.n (t), wherein
  • the demodulation stage includes a second calculating module intended for determining the phase .omega..sub.FI.t of the signal S.sub.FI (t), having a first output connected to a first input of a demodulator block and a second output connected to a subtractor; said subtractor receives the signal .phi..sub.c (t) at an input and delivers the difference .DELTA..phi.=.phi..sub.FI.t-.phi..sub.c (t) to the demodulator block.
  • 2. The receiver according to claim 1, wherein the second calculating module includes a second analogue/digital converter associated with a filter.
  • 3. The receiver according to claim 1, wherein the mixer stage includes a multiplier whose first input is connected to an antenna for receiving an RF carrier given by the expression:
  • S.sub.RF (t)=S.sub.p (t)Cos .omega..t+S.sub.q (t)Sin .omega..t
  • or S.sub.p (t) and S.sub.q (t)
  • respectively represent an in-phase component and a quadrature component of a QPSK signal or of a QAM signal, a second input of said multiplier is connected to the PLL circuit delivering a signal S.sub.lo (t) with angular frequency .omega..sub.Lo, said multiplier delivering the signal S.sub.PI (t) via a filtering means.
  • 4. The receiver according to claim 1, wherein the demodulator block includes a semi-Nyquist filter connected, on the one hand, to the second analogue/digital converter and, on the other hand, to a first multiplier and to a second multiplier, each of said multipliers is connected to a storage means; the first multiplier delivering, via a low-pass filter, a demodulated in-phase component:
  • S.sub.Id (t)=S.sub.FI (t).times.2Cos(.omega..sub.FI t-.phi..sub.c (t))
  • and the second multiplier delivering, via a low-pass filter, a demodulated quadrature component
  • S.sub.Qd (t)=S.sub.FI (t).times.2Sin(.omega..sub.FI t-.phi..sub.c (t)).
Priority Claims (1)
Number Date Country Kind
96 01923 Feb 1996 FRX
US Referenced Citations (6)
Number Name Date Kind
3787775 Lanning Jan 1974
4359692 Ryan Nov 1982
4689804 Srinivasagopalan et al. Aug 1987
4918748 Shahriary et al. Apr 1990
5109532 Petrovic et al. Apr 1992
5584062 Meador et al. Dec 1996
Non-Patent Literature Citations (2)
Entry
Patent Abstracts of Japan, vol. 912, No. 367 (E-664), Sep. 30, 1988 & JP-A-63 119306 (Hitachi LTD; Others: 01), May 24, 1988.
Copy of Search Report.