Devices with nanocrystals and methods of formation

Information

  • Patent Grant
  • 8288818
  • Patent Number
    8,288,818
  • Date Filed
    Monday, April 18, 2011
    13 years ago
  • Date Issued
    Tuesday, October 16, 2012
    11 years ago
Abstract
Devices can be fabricated using a method of growing nanoscale structures on a semiconductor substrate. According to various embodiments, nucleation sites are created on a surface of the substrate. The creation of the nucleation sites includes implanting ions with an energy and a dose selected to provide a controllable distribution of the nucleation sites across the surface of the substrate. Nanoscale structures can be grown using the controllable distribution of nucleation sites to seed the growth of the nanoscale structures. According to various embodiments, the nanoscale structures include at least one of nanocrystals, nanowires, and nanotubes. According to various nanocrystal embodiments, the nanocrystals are positioned within a gate stack and function as a floating gate for a nonvolatile device. Other embodiments are provided herein.
Description
TECHNICAL FIELD

This application relates generally to semiconductor devices and device fabrication and, more particularly, to forming nanocrystals and other nanostructures.


BACKGROUND

The semiconductor device industry has a market driven need to reduce the size and cost of integrated circuits (ICs), including persistent memory devices such as floating gate memory and flash memory. As the dimensions of the memory devices are reduced, the voltage used to program the gates is reduced for reliability reasons associated with the thinner gate dielectric thickness. The thinner gate dielectrics for the smaller IC dimensions may have problems with leakage current levels, and thus the length of time the individual gate can retain the programmed charge may not be sufficient.


The floating gate of flash memory devices can be replaced with small crystals. These small crystals have been referred to as nanocrystals. The nanocrystals are located over the channel region, and separated from the channel region by a gate dielectric. The nanocrystals should be distributed and be capable of holding a sufficient charge so that, if programmed to hold charge, the nanocrystals will control the channel region below the nanocrystals as well as the region between the nanocrystals. Too few nanocrystals, over the entire channel or a portion of the channel, may not be able to control the channel. Too many nanocrystals, over the entire channel or a portion of the channel, may result in a leakage path in the gate dielectric such that some of the charge stored on the nanocrystals may be lost.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 illustrates an embodiment of a floating gate transistor.



FIG. 2 shows a top view of a transistor channel region for a floating gate transistor embodiment.



FIG. 3 illustrates an embodiment of a transistor having one or more levels of nanocrystal floating gates.



FIG. 4 illustrates an embodiment of ion implantation nucleation.



FIG. 5 is a block diagram of an embodiment of an electronic system.



FIG. 6 is a diagram of an embodiment of an electronic system having devices.





DETAILED DESCRIPTION

The following detailed description refers to the accompanying drawings that show, by way of illustration, specific aspects and embodiments in which the present invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the present invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention. The various embodiments are not necessarily mutually exclusive, as some embodiments can be combined with one or more other embodiments to form new embodiments. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.


The terms “wafer” and “substrate” used in the following description include any structure having an exposed surface with which to form an integrated circuit (IC) structure or a micro electro-mechanical (MEM) structure. The term “substrate” is understood to include semiconductor wafers. The term “substrate” is also used to refer to semiconductor structures during processing, and may include other layers that have been fabricated thereupon. Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art. The term “conductor” is understood to generally include n-type and p-type semiconductors and the term “insulator” or “dielectric” is defined to include any material that is less electrically conductive than the materials referred to as conductors or as semiconductors. The term “high work function” is understood to generally include all materials having a higher work function than that of heavily doped polycrystalline silicon. The term “high dielectric constant” is understood to generally include all materials having a higher dielectric constant than the 3.9 value of silicon dioxide. The term “horizontal” as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate. The term “vertical” refers to a direction perpendicular to the horizontal as defined above. Prepositions, such as “on”, “side” (as in “sidewall”), “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate.


Disclosed herein, among other things, is a method for providing a controllable distribution of the nucleation sites across the surface of the substrate for use in growing nanoscale structures. Thus, the density and spatial distribution of nanostructures, such as nanocrystals, can be controlled. In nonvolatile memory embodiments where the nanocrystals function as a floating gate, the distribution and size of the nanocrystals is sufficiently uniform to hold a charge sufficient to control the channel region.


An aspect relates to a method of growing nanoscale structures on a semiconductor substrate. According to various embodiments, nucleation sites are created on a surface of the substrate. The creation of the nucleation sites includes implanting ions with an energy and a dose selected to provide a controllable distribution of the nucleation sites across the surface of the substrate. Nanoscale structures are grown using the controllable distribution of nucleation sites to seed the growth of the nanoscale structures. According to various embodiments, the nanoscale structures include at least one of nanocrystals, nanowires and nanotubes. According to various nanocrystal embodiments, the nanocrystals are positioned within a gate stack and function as a floating gate for a nonvolatile device.


An aspect relates to a method of growing nanocrystals on a semiconductor substrate. According to various embodiments, nucleation sites are created on a surface of the substrate. The creation of the nucleation sites includes including implanting ions with an energy and a dose selected to provide a controllable distribution of the nucleation sites across the surface of the substrate. Material is deposited to grow nanocrystals using the controllable distribution of nucleation sites to seed the growth of the nanocrystals.


The present subject matter provides a method for creating nucleation sites with a controllable density and distribution for use in growing nanoscale structures.


The processes illustrated in this disclosure can be used to provide devices with nanoscale structures with a controllable density and distribution. Examples of nanoscale structures include nanocrystals, nanowires, and nanotubes. To simplify the disclosure, a non-volatile memory embodiment with a floating gate formed by nanocrystals is discussed below. Those of ordinary skill in the art will understand, upon reading and comprehending this disclosure, how to control the density and distribution of nanostructures, such as nanocrystals, nanowires and nanotubes.


A gate dielectric in a transistor has both a physical gate dielectric thickness and what may be referred to as an equivalent oxide thickness, using the silicon dioxide (SiO2) gate dielectric as the standard of comparison. The equivalent oxide thickness is a measure of the electrical properties of the gate dielectric, such as capacitance per unit area. Equivalent oxide thickness refers to the thickness of a theoretical SiO2 layer that would have the same electrical properties as the dielectric layer, and is often useful when dealing with gate dielectrics having dielectric constants that are higher than the 3.9 value of silicon dioxide. High dielectric constant materials are useful in transistors of reduced dimensions. The physical thickness of the high dielectric may be much larger than the electrical equivalent value, and thus higher transistor speed may be obtained without the increased leakage rate and decreased reliability that would be found in an equivalent silicon dioxide gate dielectric. For example, a dielectric material with a dielectric constant of 10 would have a physical thickness of 2.5 nanometers to provide the same speed performance as a silicon dioxide thickness of only 1.0 nanometer, and would have better leakage characteristics due to the greater physical thickness. A high dielectric constant gate dielectric may be useful in the present subject matter, including the reduced leakage current values from the individual nanocrystals of the floating gate to the substrate, resulting in increased data retention values. High work function material may be useful in the present subject matter by adjusting the tunneling barrier to adjust the programming barriers and speed.



FIG. 1 illustrates an embodiment of a floating gate transistor 100 having a substrate 102, a source diffusion region 104 having an opposite doping type from the substrate, and a drain diffusion region 106, having the same doping type as the source region 104. The area of the substrate 102 between the source 104 and the drain 106 is known as the channel. The channel allows conduction between the source and drain if the gate 112 has an appropriate charge. The amount of charge on the gate 112 needed to allow conduction depends on factors including the thickness and dielectric constant of the gate insulator 110, the doping level of the substrate 102 and the channel 108, and leakage between the gate 112 and the substrate. The gate 112 in the present embodiment is what is known as a floating gate that has no direct electrical connection to any signal, electrode or substrate, and is formed of many small closely spaced nanoparticles in non contacting proximity to one another. These small closely spaced nanoparticles may be known as nanocrystals and act as a single electrode if the spaces between the nanocrystals are small enough to control the region of the channel 108 surrounding the nanocrystal. A floating gate formed from nanocrystals has also been referred to as a floating plate. The transistor 100 also includes an inter-gate dielectric layer 114 and a control electrode 120, which may be formed of any gate electrode material. The control electrode is connected to signal over conductor 122.


Nanocrystals such as those of floating electrode 112 may be grown in a number of ways using well known methods such as atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma enhanced CVD (PECVD), physical vapor deposition (PVD), and spin coating. Various nanocrystal embodiments include metals and various nanocrystal embodiments include insulators. For example, the nanocrystals may be made of any gate electrode material, including high work function materials. Various nanocrystal embodiments include platinum (Pt), various nanocrystal embodiments include rhodium (Rh), various nanocrystal embodiments include ruthenium (Ru), various nanocrystal embodiments include palladium (Pd), various nanocrystal embodiments include cobalt (Co), various nanocrystal embodiments include silicon (Si), various nanocrystal embodiments include titanium (Ti), various nanocrystal embodiments include zirconium (Zr), various nanocrystal embodiments include hafnium (Hf), various nanocrystal embodiments include tantalum (Ta), various nanocrystal embodiments include tungsten (W), various nanocrystal embodiments include tantalum nitride (TaN), various nanocrystal embodiments include titanium nitride (TiN), various nanocrystal embodiments include tungsten nitride (WN), various nanocrystal embodiments include titanium oxide (TiOX), various nanocrystal embodiments include cobalt oxide (CoOX), various nanocrystal embodiments include ruthenium oxide (RuOX), various nanocrystal embodiments include hafnium oxide (HfOX), various nanocrystal embodiments include aluminum oxide (Al2O3), various nanocrystal embodiments include tungsten oxide (WOX), various nanocrystal embodiments include titanium carbide (TiC), various nanocrystal embodiments include tantalum carbide (TaC), various nanocrystal embodiments include tungsten carbide (WC), and various nanocrystal embodiments include various combinations of these materials.


If the nanocrystals of floating gate 112 are substantially in direct electrical contact with one another, then the floating gate will function as a single gate electrode. If there is a leakage path somewhere in the gate insulator 110, then the charge stored in the gate electrode 112 will disappear over time, and the data retention of the transistor 100 will be unacceptable. Even if the entire floating gate 112 does not discharge, but a substantial portion of the gate electrode 112 has a leakage path, then the channel region will block or limit current flow in the region of the channel 108 corresponding to the leakage path, and the transistor 100 will either be non-conductive, or conductive at a level too low for proper operation.


With respect to nonvolatile memory embodiments with floating gates formed from nanocrystals, it is desired to have the floating gate nanocrystals close enough together to electrically control the space between the nanocrystals, but not to have the nanocrystals be too large or to be in direct electrical contact with each other. For example, one sub-50 nm nonvolatile memory embodiment has approximately 100 nanocrystals in a 40 by 40 nanometer channel region, with the nanocrystals being around 2 nanometers in size and about 2 nanometers in separation from one another. Other embodiments are anticipated to accommodate other device dimensions, and other structures with nanocrystal distributions are contemplated.


One method to provide control of the size and spacing of the nanocrystals provides nucleation sites to initiate the ALD or CVD chemical reactions to begin to form nanocrystals. The nucleation sites may be formed by damage locations in the top surface of the gate dielectric, or by ion implantation of atoms into or onto the top surface of the dielectric. Normal energy ion implantation energies such as fifteen thousand electron volts (15 KeV) using boron ions may result in inadequate dielectric damage at the surface and undesirable amounts of damage deeper in the gate dielectric, resulting in leakage paths or short circuits due to the relatively high speed of the ion. Low energy ion implantation resulting in ions or atoms that stick out of the surface of the gate dielectric may most efficiently form the nucleation sites.



FIG. 2 shows a top view of a transistor channel region for a floating gate transistor embodiment. The illustrated transistor 200 has a source diffusion region 204, a drain diffusion region 206, and a channel region 208. A gate dielectric is not shown for simplicity. A number of nanocrystals 212 are distributed substantially evenly over the entire area of the channel 208. In the illustration, none of the nanocrystals are touching one another. According to a sub-50 nm nonvolatile memory embodiment, the channel region is about 40 nanometers on a side and contains about 100 nanocrystals having a size of about 2 nanometers and a spacing of about 2 nanometers. Not all of the nanocrystals will be exactly 2 nanometers and have a 2 nanometer spacing, nor will every nanocrystal be electrically isolated as shown in the figure. However, the present subject matter is capable of providing nanocrystals with substantially even distribution in size and in spacing. If the spacing becomes too large, then regions of the channel 208 will not be turned on as programmed, resulting in either lower source 204 to drain 206 conduction, or an open circuit. Leakage paths can potentially develop if the nanocrystals 212 are too large or in direct electrical contact. Such leakage paths across the gate dielectric will reduce the charge stored by the corresponding nanocrystals, and potentially result in regions of the channel 208 that are not as conductive as desired, and potentially result in reduced data retention periods.



FIG. 3 illustrates an embodiment of a transistor having one or more levels of nanocrystal floating gates. In this illustrative embodiment the nanocrystals are shown as individual elements with a first layer of nanocrystals 312 and a second layer of nanocrystals 316. The present subject matter has embodiments having only a single layer of nanocrystals 312, or two, three or even more individual layers of nanocrystals. Each of the individual layers of nanocrystals may have a controlled size crystal and a substantially uniform distribution of electrically isolated nanocrystals. This illustrative embodiment has a transistor 300 formed on a substrate 302, which may be a silicon substrate of either P type or N type, an epitaxial layer grown on a silicon substrate or on an insulative substrate such as sapphire. The substrate may also be all other semiconductive material such as amorphous silicon, polycrystalline silicon, germanium, gallium arsenide, or any other compound semiconductor and still be within the inventive subject matter. The substrate has a source region 304 and a drain region 306 with a channel region 308 between the source and drain. There is a gate dielectric 310, which may be silicon oxide, silicon nitride, silicon oxynitride, or any other dielectric or insulative material, including high dielectric constant materials such as alumina, titanium dioxide, hafnium dioxide, tantalum dioxide, barium titanate, and the like. The gate dielectric 310 separates the floating gate electrode 312 from the channel region and the source and drain regions. The gate electrode 312 in this embodiment is formed of individual nanocrystals 312 of material capable of storing a charge. For example, the nanocrystals can be formed from any gate electrode material, such as polysilicon, refractory metals such as tungsten, high work function materials such as silicon carbide, or other conductive material or semiconductor material capable of forming nanocrystals with the desired properties to function as the floating gate of a floating gate nonvolatile memory device. The nanocrystals also can be formed from insulators, such as RuOX, CoOX, TiO2 and the like. The first floating gate 312 has spaces 313 between each of the nanocrystals so that the nanocrystals are electrically isolated from each other. The first layer of nanocrystals has a first inter-gate dielectric layer 314, which may be formed of any dielectric material as above, upon which a second layer of nanocrystals 316 is formed as above with reference to the first layer of nanocrystals 312. The second layer of nanocrystals 316 has spaces 317 separating the nanocrystals. The second layer of nanocrystals has a second inter-gate dielectric layer 318 formed as above, which separates the second nanocrystal layer from the control gate 320, which is connected to an input signal 322 from either an adjacent transistor or from an external source. The formation of the dielectric layers can use a variety of processes, such as chemical vapor deposition, atomic layer deposition, evaporation, and the like, as may be appropriate for the dielectric type and size. Any dielectric deposition technique may be used which results in very conformal coverage of nanocrystals and which provides a good quality dielectric with degradation of the nanocrystals. Degradation of nanocrystals may occur because of the temperature or corrosiveness of the deposition temperature. There may be additional layers of nanocrystal floating gates formed in the same manner. Such transistors as those discussed in FIGS. 1 to 3 may be used in logic devices as local memory, as non-volatile memory arrays such as flash memory, or in almost any electronic device. Some embodiments will treat the nanocrystals, such as illustrated at 312 or 316, before depositing their corresponding subsequent intergate dielectric, such as illustrated at 314 and 318. For example, the nanocrystals can be oxidized.


For floating gate embodiments, the size of the nanocrystals can range from about 0.5 nanometers to about 5 nanometers, and the average spacing between nanocrystals can range from about 0.5 nanometers to about 5 nanometers. It is expected that approximately 80% or more of the nanocrystals will fall within these ranges. According to various sub-50 nm nonvolatile memory embodiments, an average size of the nanocrystals is 2 nanometers with a spacing between nanocrystals of about 2 nanometers. According to various embodiments, the electrically isolated nanocrystals have a maximum diameter of 4.0 nanometers and a density of greater than one nanocrystal per 15 square nanometers.



FIG. 4 illustrates an embodiment of ion implantation nucleation. The transistor is shown in an intermediate step of the manufacturing process, when a device having a semiconductive substrate 402 with source 404 and drain 406 formed on a surface of the substrate. The drawing is meant to illustrate the implantation of nucleation sites, and is not drawn to scale. There is a channel region 408 and a gate insulator layer 410. The nucleation sites may be formed over the entire wafer as shown, or only over the channel region 408 by simple photo-masking or other well known masking procedures, to limit the ion implantation to the channel region of the gate dielectric 410. The nucleation sites may be damage locations in the top surface of the gate dielectric 410 caused by the passage of relatively heavy ions such as argon, or they may be atoms of the ion implanted material sticking up from the gate dielectric surface as shown. The depth range of the implanted ion should be small to cause the ions to stop at the top surfaces, or at least near the top surface to avoid excessive gate dielectric damage. For example, according to various embodiments, the implanted ions do not travel past the top 1 nanometer of the gate dielectric layer 410 or do not travel past the top ⅕ of the gate dielectric layer 410.


The ions 412 may be formed by any method of ion formation and acceleration, including plasma systems such as plasma doping systems (PLAD). The ion energy should be low enough to prevent any of the ions 412 from moving fast enough in the direction indicated by the arrows toward the gate dielectric 410 to penetrate the gate dielectric layer. Various types of ions may be used, such as typical dopant species such as boron, phosphorous or arsenic. The ions may be of the material that will form the nanocrystals, or the ions may be of inert gases such as argon, neon, helium and xenon, or the ions may be semiconductor materials such as silicon, carbon, germanium or other ions. The dose of the ion has an affect on the uniformity of the distribution of eventual nanocrystals grown and on the size of the nanocrystals.


Typical ion energies depend upon the mass of the ion, and should be set to partially embed the ions 412 into the surface of the gate dielectric 410 either partially, as shown with ion 414, entirely embedded forming a persistent defect in the surface of the gate dielectric, as shown with ion 416, or slightly so as to remain entirely on the surface of the gate dielectric, as shown with ion 418. Typical ion energies found with PLAD are a few dozen electron volts (eV). Typical ion densities expressed in the number of ions per unit surface area are in the 1012 ions/cm2 levels. The ions should preferably be deposited in a discontinuous layer on the surface of the gate dielectric 410. According to various floating gate embodiments for sub-50 nm memories, the range of energies for implanting boron ion(s) into a silicon dioxide gate dielectric extend from approximately 0.01 KeV to approximately 2.0 KeV with a dose of ranging from approximately 1E11 ions/cm2 to approximately 1E14 ions/cm2. The energy and dose ranges depend on the ions and the gate dielectric. Thus, appropriate energies and doses can be selected to implant a variety of ions on the surface or shallowly below the surface of a variety of gate dielectrics.


Structures such as shown in FIG. 1, 2, 3 or 4 may be used in any integrated circuit or transistor devices, such as flash memory devices as well as other memory, logic or information handling devices and systems. Embodiments of these information handling devices include wireless systems, telecommunication systems, computers and integrated circuits.



FIG. 5 is a block diagram of an embodiment of an electronic system. The illustrated electronic system 500 has one or more devices having portions of the circuits with non-volatile memory devices, with nanocrystals as disclosed herein. Electronic system 500 includes a controller 502, a bus 504, and an electronic device 506, where bus 504 provides electrical conductivity between controller 502 and electronic device 506. In various embodiments, controller 502 and/or electronic device 506 include an embodiment for a portion of the device design used for nanocrystal floating gate transistors as previously discussed herein. Electronic system 500 may include, but is not limited to, information handling devices, wireless systems, telecommunication systems, fiber optic systems, electro-optic systems, and computers.



FIG. 6 depicts a diagram of an embodiment of a system 600 having a controller 602 and a memory 606. Controller 602 and/or memory 606 include a portion of the circuit for selectively heating the device to a desired temperature. System 600 also includes an electronic apparatus 608, and a bus 604, where bus 604 may provide electrical conductivity and data transmission between controller 602 and electronic apparatus 608, and between controller 602 and memory 606. Bus 604 may include an address, a data bus, and a control bus, each independently configured. Bus 604 also uses common conductive lines for providing address, data, and/or control, the use of which may be regulated by controller 602. In an embodiment, electronic apparatus 608 includes additional memory devices configured similarly to memory 606. An embodiment includes an additional peripheral device or devices 610 coupled to bus 604. In an embodiment controller 602 is a processor. Any of controller 602, memory 606, bus 604, electronic apparatus 608, and peripheral device or devices 610 may include a nonvolatile memory in accordance with the disclosed embodiments. System 600 may include, but is not limited to, information handling devices, telecommunication systems, and computers. Peripheral devices 610 may include displays, additional memory, or other control devices operating in with controller 602 and/or memory 606.


The present subject matter provides a method for creating nucleation sites with a controllable density and distribution for use in growing nanoscale structures. The nucleation sites are created using low energy ion implantation techniques to create the nucleation sites at or near the top surface of material in which the ions are implanted. Thus, the processes illustrated in this disclosure are able to seed the growth of nanoscale structures, such as nanocrystals, nanowires and nanotubes, such that the resulting nanoscale structures have a controllable density and distribution. Nanocrystals can be used for a variety of purposes, such as storing charge, enhancing tunneling, and channeling current to increase current density. The floating gate embodiment provided above is an example of a device where the nanocrystals are used to store charge. Such charge storing nanocrystals can also be used to selectively store charge in a body of a transistor in a nonvolatile memory design, such as illustrated in, for example, US Patent Application Publication 2004/0041208, entitled “One Transistor SOI Non-Volatile Random Access Memory Cell”. Some embodiments may use nanocrystals to enhance tunneling, such as may be beneficial between a control gate and a floating gate. Enhanced charge tunneling is illustrated in, for example, US Patent Application Publication 2003/0042534, entitled “Scalable Flash/NV Structure and Device with Extended Endurance”. Additionally, nanocrystals can be used to provide a path for a locally high current density, such as may be useful for fast ionic or phase change memory devices. Thus, a locally high current density can be provided for a relatively large electrode.


Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. This application is intended to cover any adaptations or variations of embodiments of the present invention, including but not limited to. It is to be understood that the above description is intended to be illustrative, and not restrictive, and that the phraseology or terminology employed herein is for the purpose of description and not of limitation. Combinations of the above embodiments and other embodiments will be apparent to those of skill in the art upon studying the above description. The scope of the present invention includes any other applications in which embodiments of the above structures and fabrication methods are used. The scope of the embodiments of the present invention should be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.

Claims
  • 1. A non-volatile transistor comprising: a semiconductor substrate having at least two diffused regions with a diffusion type opposite of the substrate forming a source region and a drain region;a channel region disposed between the source region and drain region;a dielectric layer disposed above the channel region;ion nucleation sites embedded in a surface of the dielectric layer opposite the channel region;a plurality of electrically isolated nanocrystals disposed upon the dielectric layer, each electrically isolated nanocrystal of the plurality disposed from a respective ion implanted material of the ion nucleation sites, the ion implanted material being of a material different from the electrically isolated nanocrystals;an inter-gate dielectric layer disposed above the plurality of electrically isolated nanocrystals;a control gate electrode disposed above the inter-gate dielectric layer.
  • 2. The non-volatile transistor of claim 1, wherein the electrically isolated nanocrystals comprise a material selected from the list including platinum (Pt), rhodium (Rh), ruthenium (Ru), palladium (Pd), cobalt (Co), silicon (Si), titanium (Ti), zirconium (Zr), hafnium (Hf), tantalum (Ta), tungsten (W), tantalum nitride (TaN), tungsten nitride (WN), titanium nitride (TiN), titanium oxide (TiOx), cobalt oxide (CoOx), ruthenium oxide (RuOx), hafnium oxide (HfOx), aluminum oxide (Al2O3), tungsten oxide (WOx), titanium carbide (TiC), tantalum carbide (TaC), tungsten carbide (WC), and combinations thereof.
  • 3. The non-volatile transistor of claim 1, wherein each electrically isolated nanocrystal is attached to the dielectric layer by its respective ion nucleation site formed by a defect including at least one material selected from the list including boron, nitrogen, neon, argon, helium, xenon, krypton, platinum, ruthenium, rhodium, palladium, titanium, zirconium, hafnium, silicon, germanium, carbon cobalt, and tantalum.
  • 4. The non-volatile transistor of claim 1, wherein the channel region is approximately 40 nanometers in length and 40 nanometers in width, and there are approximately 100 electrically isolated nanocrystals distributed substantially evenly across the channel region.
  • 5. The non-volatile transistor of claim 1, wherein the electrically isolated nanocrystals have a maximum diameter of 4.0 nanometers and a density greater than one nanocrystal per 20 square nanometers.
  • 6. The non-volatile transistor of claim 1, wherein the electrically isolated nanocrystals are substantially uniformly distributed upon the dielectric layer.
  • 7. The non-volatile transistor of claim 1, wherein the electrically isolated nanocrystals comprise metal nanocrystal, insulating nanocrystals, or combinations of metal nanocrystal and insulating nanocrystals.
  • 8. The non-volatile transistor of claim 1, wherein the semiconductor substrate comprises amorphous silicon, polycrystalline silicon, germanium, or a compound semiconductor.
  • 9. A flash memory comprising: a semiconductor substrate having a plurality of structures, each structure including a pair of diffused regions forming a source and a drain;a channel region disposed between the source and the drain;a dielectric layer disposed above the channel region;ion nucleation sites embedded in a surface of the dielectric layer opposite the channel region;a plurality of electrically isolated nanocrystals disposed upon the dielectric layer, each electrically isolated nanocrystal of the plurality disposed from a respective ion implanted material of the ion nucleation sites, the ion implanted material being of a material different from the electrically isolated nanocrystals;an inter-gate dielectric layer disposed above the plurality of electrically isolated nanocrystals; anda control gate electrode disposed upon the inter-gate dielectric layer above the channel regions; andconductive signal lines interconnecting the plurality of control gate electrodes.
  • 10. The flash memory of claim 9, wherein the electrically isolated nanocrystals comprise a material selected from the list including platinum (Pt), rhodium (Rh), ruthenium (Ru), palladium (Pd), cobalt (Co), silicon (Si), titanium (Ti), zirconium (Zr), hafnium (Hf), tantalum (Ta), tungsten (W), tantalum nitride (TaN), tungsten nitride (WN), titanium nitride (TiN), titanium oxide (TiOx), cobalt oxide (CoOx), ruthenium oxide (RuOx), hafnium oxide (HfOx), aluminum oxide (Al2O3), tungsten oxide (WOx), titanium carbide (TiC), tantalum carbide (TaC), tungsten carbide (WC), and combinations thereof.
  • 11. The flash memory of claim 9, wherein each electrically isolated nanocrystal is attached to the dielectric layer by its respective ion nucleation site formed by a defect including at least one material selected from the list including boron, nitrogen, neon, argon, krypton, platinum, ruthenium, rhodium, palladium, titanium, zirconium, hafnium, silicon, germanium, cobalt, and tantalum.
  • 12. The flash memory of claim 9, wherein the channel region is approximately 40 nanometers in length and 40 nanometers in width, and there are approximately 100 electrically isolated nanocrystals distributed substantially evenly across the channel region.
  • 13. The flash memory of claim 9, wherein the electrically isolated nanocrystals of the have a maximum diameter of 4.0 nanometers and a density greater than one nanocrystal per 20 square nanometers.
  • 14. The flash memory of claim 9, wherein the electrically isolated nanocrystals are disposed with substantially even distribution in size and spacing.
  • 15. The flash memory of claim 9, wherein the dielectric layer comprises one of more of silicon oxide, silicon nitride, or silicon oxynitride.
  • 16. A memory comprising: a semiconductor substrate having at least two diffused regions with a diffusion type opposite of the substrate forming a source region and a drain region;a channel region disposed between the source region and drain region;a dielectric layer disposed above the channel region;ion nucleation sites embedded in a surface of the dielectric layer opposite the channel region;a first plurality of electrically isolated nanocrystals disposed upon the dielectric layer, each electrically isolated nanocrystal of the first plurality disposed from a respective ion implanted material of the ion nucleation sites, the ion implanted material being of a material different from the electrically isolated nanocrystals;a first inter-gate dielectric layer disposed above the first plurality of electrically isolated nanocrystals;a second plurality of electrically isolated nanocrystals disposed upon the first inter-gate dielectric layer;a second inter-gate dielectric layer disposed above the second plurality of electrically isolated nanocrystals; anda control gate electrode disposed above the second inter-gate dielectric layer.
  • 17. The memory of claim 16, wherein the memory includes one or more pluralities of electrically isolated nanocrystals between the dielectric layer and the control gate electrode in addition to the first and second pluralities of electrically isolated nanocrystals and vertically spaced from the first and second pluralities of electrically isolated nanocrystals.
  • 18. The flash memory of claim 16, wherein the dielectric layer comprises one or more of silicon oxide, silicon nitride, silicon oxynitride, alumina, titanium dioxide, hafnium dioxide, tantalum dioxide, or barium titanate.
  • 19. The flash memory of claim 16, wherein the electrically isolated nanocrystals of the first plurality of electrically isolated nanocrystals or the second plurality of electrically isolated nanocrystals comprises one or more of a conductive material or a semiconductor material capable of forming nanocrystals.
  • 20. The flash memory of claim 16, wherein the electrically isolated nanocrystals of the first plurality of electrically isolated nanocrystals include oxidized nanocrystals.
PRIORITY APPLICATION

This application is a divisional of U.S. application Ser. No. 11/185,113, filed Jul. 20, 2005, now U.S. Pat. No. 7,927,948, which is incorporated herein by reference in its entirety.

US Referenced Citations (408)
Number Name Date Kind
3407479 Fordemwalt et al. Oct 1968 A
3953566 Gore Apr 1976 A
4413022 Suntola et al. Nov 1983 A
5119329 Evans et al. Jun 1992 A
5149596 Smith et al. Sep 1992 A
5223001 Saeki Jun 1993 A
5304622 Ikai et al. Apr 1994 A
5353431 Doyle et al. Oct 1994 A
5382533 Ahmad et al. Jan 1995 A
5434878 Lawandy Jul 1995 A
5455489 Bhargava Oct 1995 A
5516588 van den Berg et al. May 1996 A
5530581 Cogan Jun 1996 A
5585020 Becker et al. Dec 1996 A
5593912 Rajeevakumar Jan 1997 A
5640364 Merritt et al. Jun 1997 A
5652061 Jeng et al. Jul 1997 A
5662834 Schulz et al. Sep 1997 A
5711812 Chapek et al. Jan 1998 A
5714336 Simons et al. Feb 1998 A
5714766 Chen et al. Feb 1998 A
5770022 Chang et al. Jun 1998 A
5772760 Gruen et al. Jun 1998 A
5849628 Sandhu et al. Dec 1998 A
5851880 Ikegami Dec 1998 A
5874134 Rao et al. Feb 1999 A
5882779 Lawandy Mar 1999 A
5897363 Gonzalez et al. Apr 1999 A
5923056 Lee et al. Jul 1999 A
5939146 Lavernia Aug 1999 A
5945704 Schrems et al. Aug 1999 A
5962132 Chang et al. Oct 1999 A
5989511 Gruen et al. Nov 1999 A
5991225 Forbes et al. Nov 1999 A
6008103 Hoepfner Dec 1999 A
6013566 Thakur et al. Jan 2000 A
6018174 Schrems et al. Jan 2000 A
6020024 Maiti et al. Feb 2000 A
6020243 Wallace et al. Feb 2000 A
6025034 Strutt et al. Feb 2000 A
6046059 Shen et al. Apr 2000 A
6054349 Nakajima et al. Apr 2000 A
6060743 Sugiyama et al. May 2000 A
6063705 Vaartstra May 2000 A
6075691 Duenas et al. Jun 2000 A
RE36760 Bloomquist et al. Jul 2000 E
6129928 Sarangapani et al. Oct 2000 A
6140181 Forbes et al. Oct 2000 A
6143631 Chapek Nov 2000 A
6146976 Stecher et al. Nov 2000 A
H1924 Zabinski et al. Dec 2000 H
6159874 Tews et al. Dec 2000 A
6162712 Baum et al. Dec 2000 A
6166401 Forbes Dec 2000 A
6182604 Goeckner et al. Feb 2001 B1
6184550 Van Buskirk et al. Feb 2001 B1
6194237 Kim et al. Feb 2001 B1
6200873 Schrems et al. Mar 2001 B1
6208881 Champeau Mar 2001 B1
6214707 Thakur et al. Apr 2001 B1
6218293 Kraus et al. Apr 2001 B1
6232643 Forbes et al. May 2001 B1
6246606 Forbes et al. Jun 2001 B1
6265279 Radens et al. Jul 2001 B1
6271142 Gruening et al. Aug 2001 B1
6277448 Strutt et al. Aug 2001 B2
6291341 Sharan et al. Sep 2001 B1
6297095 Muralidhar et al. Oct 2001 B1
6310375 Schrems Oct 2001 B1
6310376 Ueda et al. Oct 2001 B1
6312999 Chivukula et al. Nov 2001 B1
6313015 Lee et al. Nov 2001 B1
6313035 Sandhu et al. Nov 2001 B1
6313495 Shen et al. Nov 2001 B1
6316275 Hopfner Nov 2001 B2
6323081 Marsh Nov 2001 B1
6323511 Marsh Nov 2001 B1
6331282 Manthiram et al. Dec 2001 B1
6335536 Goeckner et al. Jan 2002 B1
6342445 Marsh Jan 2002 B1
6346477 Kaloyeros et al. Feb 2002 B1
6351411 Forbes et al. Feb 2002 B2
6359310 Gonzalez et al. Mar 2002 B1
6365519 Kraus et al. Apr 2002 B2
6372567 Tews et al. Apr 2002 B1
6392257 Ramdani et al. May 2002 B1
6395650 Callegari et al. May 2002 B1
6398923 Ireland et al. Jun 2002 B1
6403414 Marsh Jun 2002 B2
6407435 Ma et al. Jun 2002 B1
6414543 Beigel et al. Jul 2002 B1
6433553 Goeckner et al. Aug 2002 B1
6436749 Tonti et al. Aug 2002 B1
6437381 Gruening et al. Aug 2002 B1
6447764 Bayer et al. Sep 2002 B1
6447848 Chow et al. Sep 2002 B1
6448601 Forbes et al. Sep 2002 B1
6458431 Hill et al. Oct 2002 B2
6465370 Schrems et al. Oct 2002 B1
6472302 Lee Oct 2002 B1
6472632 Peterson et al. Oct 2002 B1
6475859 Tews et al. Nov 2002 B1
6495458 Marsh Dec 2002 B2
6496034 Forbes et al. Dec 2002 B2
6500496 Goeckner et al. Dec 2002 B1
6506666 Marsh Jan 2003 B2
6509599 Wurster et al. Jan 2003 B1
6511905 Lee et al. Jan 2003 B1
6521956 Lee Feb 2003 B1
6527918 Goeckner et al. Mar 2003 B2
6531727 Forbes et al. Mar 2003 B2
6541280 Kaushik et al. Apr 2003 B2
6544888 Lee Apr 2003 B2
6545314 Forbes et al. Apr 2003 B2
6559014 Jeon May 2003 B1
6559491 Forbes et al. May 2003 B2
6562491 Jeon May 2003 B1
6566147 Basceri et al. May 2003 B2
6566682 Forbes May 2003 B2
6572836 Schulz et al. Jun 2003 B1
6574144 Forbes Jun 2003 B2
6580124 Cleeves et al. Jun 2003 B1
6586785 Flagan et al. Jul 2003 B2
6586797 Forbes et al. Jul 2003 B2
6587408 Jacobson et al. Jul 2003 B1
6592839 Gruen et al. Jul 2003 B2
6613695 Pomarede et al. Sep 2003 B2
6617634 Marsh et al. Sep 2003 B2
6638575 Chen et al. Oct 2003 B1
6639268 Forbes et al. Oct 2003 B2
6642567 Marsh Nov 2003 B1
6642782 Beigel et al. Nov 2003 B2
6645569 Cramer et al. Nov 2003 B2
6653591 Peterson et al. Nov 2003 B1
6656792 Choi et al. Dec 2003 B2
6656835 Marsh et al. Dec 2003 B2
6660631 Marsh Dec 2003 B1
6669823 Sarkas et al. Dec 2003 B1
6669996 Ueno et al. Dec 2003 B2
6673701 Marsh et al. Jan 2004 B1
6676595 Delfino Jan 2004 B1
6677204 Cleeves et al. Jan 2004 B2
6689192 Phillips et al. Feb 2004 B1
6703279 Lee Mar 2004 B2
6709912 Ang et al. Mar 2004 B1
6713329 Wagner et al. Mar 2004 B1
6713812 Hoefler et al. Mar 2004 B1
6717211 Gonzalez et al. Apr 2004 B2
6723606 Flagan et al. Apr 2004 B2
6734480 Chung et al. May 2004 B2
6746893 Forbes et al. Jun 2004 B1
6753567 Maria et al. Jun 2004 B2
6754108 Forbes Jun 2004 B2
6755886 Phillips Jun 2004 B2
6756292 Lee et al. Jun 2004 B2
6767419 Branagan Jul 2004 B1
6767582 Elers Jul 2004 B1
6770954 Lee Aug 2004 B2
6784101 Yu et al. Aug 2004 B1
6787122 Zhou Sep 2004 B2
6801415 Slaughter et al. Oct 2004 B2
6803275 Park et al. Oct 2004 B1
6804136 Forbes Oct 2004 B2
6808983 Hill Oct 2004 B2
6815781 Vyvoda Nov 2004 B2
6818067 Doering et al. Nov 2004 B2
6828191 Wurster et al. Dec 2004 B1
6830676 Deevi Dec 2004 B2
6831310 Mathew et al. Dec 2004 B1
6839280 Chindalore et al. Jan 2005 B1
6842370 Forbes Jan 2005 B2
6844319 Poelstra et al. Jan 2005 B1
6849948 Chen et al. Feb 2005 B2
6853587 Forbes Feb 2005 B2
6859093 Beigel Feb 2005 B1
6863933 Cramer et al. Mar 2005 B2
6878602 Basceri et al. Apr 2005 B2
6884739 Ahn et al. Apr 2005 B2
6887758 Chindalore et al. May 2005 B2
6888739 Forbes May 2005 B2
6896617 Daly May 2005 B2
6917112 Basceri et al. Jul 2005 B2
6921702 Ahn et al. Jul 2005 B2
6933225 Werkhoven et al. Aug 2005 B2
6950340 Bhattacharyya Sep 2005 B2
6952032 Forbes et al. Oct 2005 B2
6955968 Forbes et al. Oct 2005 B2
6958265 Steimle et al. Oct 2005 B2
6958937 Forbes et al. Oct 2005 B2
6963103 Forbes Nov 2005 B2
6982230 Cabral, Jr. et al. Jan 2006 B2
6991984 Ingersoll et al. Jan 2006 B2
7005697 Batra et al. Feb 2006 B2
7012297 Bhattacharyya Mar 2006 B2
7019351 Eppich et al. Mar 2006 B2
7026694 Ahn et al. Apr 2006 B2
7037574 Paranjpe et al. May 2006 B2
7042043 Forbes et al. May 2006 B2
7049192 Ahn et al. May 2006 B2
7068544 Forbes et al. Jun 2006 B2
7074673 Forbes Jul 2006 B2
7075829 Forbes Jul 2006 B2
7084078 Ahn et al. Aug 2006 B2
7087954 Forbes Aug 2006 B2
7112841 Eldridge et al. Sep 2006 B2
7129553 Ahn et al. Oct 2006 B2
7132329 Hong et al. Nov 2006 B1
7135734 Eldridge et al. Nov 2006 B2
7138336 Lee et al. Nov 2006 B2
7160817 Marsh Jan 2007 B2
7166886 Forbes Jan 2007 B2
7169673 Ahn et al. Jan 2007 B2
7187587 Forbes Mar 2007 B2
7192824 Ahn et al. Mar 2007 B2
7192892 Ahn et al. Mar 2007 B2
7195999 Forbes et al. Mar 2007 B2
7199023 Ahn et al. Apr 2007 B2
7205218 Ahn et al. Apr 2007 B2
7221017 Forbes et al. May 2007 B2
7221586 Forbes et al. May 2007 B2
7235501 Ahn et al. Jun 2007 B2
7235854 Ahn et al. Jun 2007 B2
7250338 Bhattacharyya Jul 2007 B2
7274067 Forbes Sep 2007 B2
7279413 Park et al. Oct 2007 B2
7297617 Farrar et al. Nov 2007 B2
7301221 Farrar et al. Nov 2007 B2
7309664 Marzolin et al. Dec 2007 B1
7312494 Ahn et al. Dec 2007 B2
7326980 Ahn et al. Feb 2008 B2
7498230 Ahn et al. Mar 2009 B2
7517783 Ahn et al. Apr 2009 B2
7563730 Forbes et al. Jul 2009 B2
7575978 Kraus et al. Aug 2009 B2
7588988 Ahn et al. Sep 2009 B2
7605030 Forbes et al. Oct 2009 B2
20010012698 Hayashi et al. Aug 2001 A1
20020000593 Nishiyama et al. Jan 2002 A1
20020013052 Visokay Jan 2002 A1
20020019116 Sandhu et al. Feb 2002 A1
20020019125 Juengling et al. Feb 2002 A1
20020037320 Denes et al. Mar 2002 A1
20020037603 Eldridge et al. Mar 2002 A1
20020046993 Peterson et al. Apr 2002 A1
20020119916 Hassan Aug 2002 A1
20020120297 Shadduck Aug 2002 A1
20020132374 Basceri et al. Sep 2002 A1
20020148566 Kitano et al. Oct 2002 A1
20020170671 Matsushita et al. Nov 2002 A1
20020187091 Deevi Dec 2002 A1
20020190251 Kunitake et al. Dec 2002 A1
20020192366 Cramer et al. Dec 2002 A1
20020193040 Zhou Dec 2002 A1
20020197793 Dornfest et al. Dec 2002 A1
20030001190 Basceri et al. Jan 2003 A1
20030003635 Paranjpe et al. Jan 2003 A1
20030008243 Ahn et al. Jan 2003 A1
20030030074 Walker et al. Feb 2003 A1
20030042534 Bhattacharyya Mar 2003 A1
20030049900 Forbes et al. Mar 2003 A1
20030096490 Borland et al. May 2003 A1
20030106490 Jallepally et al. Jun 2003 A1
20030107402 Forbes et al. Jun 2003 A1
20030108612 Xu et al. Jun 2003 A1
20030141560 Sun Jul 2003 A1
20030143801 Basceri et al. Jul 2003 A1
20030148577 Merkulov et al. Aug 2003 A1
20030152700 Asmussen et al. Aug 2003 A1
20030161782 Kim Aug 2003 A1
20030162587 Tanamoto et al. Aug 2003 A1
20030175411 Kodas et al. Sep 2003 A1
20030176049 Hegde et al. Sep 2003 A1
20030183306 Hehmann et al. Oct 2003 A1
20030183901 Kanda et al. Oct 2003 A1
20030185983 Morfill et al. Oct 2003 A1
20030196513 Phillips et al. Oct 2003 A1
20030207593 Derderian et al. Nov 2003 A1
20030218199 Forbes et al. Nov 2003 A1
20030230479 Sarkas et al. Dec 2003 A1
20030231992 Sarkas et al. Dec 2003 A1
20030234420 Forbes Dec 2003 A1
20030235064 Batra et al. Dec 2003 A1
20030235066 Forbes Dec 2003 A1
20030235076 Forbes Dec 2003 A1
20030235961 Metzner et al. Dec 2003 A1
20040004247 Forbes et al. Jan 2004 A1
20040009118 Phillips et al. Jan 2004 A1
20040014060 Hoheisel et al. Jan 2004 A1
20040023516 Londergan et al. Feb 2004 A1
20040032773 Forbes Feb 2004 A1
20040033701 Ahn et al. Feb 2004 A1
20040041208 Bhattacharyya Mar 2004 A1
20040042128 Slaughter et al. Mar 2004 A1
20040043577 Hill Mar 2004 A1
20040045807 Sarkas et al. Mar 2004 A1
20040046130 Rao et al. Mar 2004 A1
20040051139 Kanda et al. Mar 2004 A1
20040055892 Oh et al. Mar 2004 A1
20040058385 Abel et al. Mar 2004 A1
20040065171 Hearley et al. Apr 2004 A1
20040086897 Mirkin et al. May 2004 A1
20040107906 Collins et al. Jun 2004 A1
20040110347 Yamashita Jun 2004 A1
20040126649 Chen et al. Jul 2004 A1
20040127001 Colburn et al. Jul 2004 A1
20040130951 Forbes Jul 2004 A1
20040131795 Kuo et al. Jul 2004 A1
20040131865 Kim et al. Jul 2004 A1
20040135951 Stumbo et al. Jul 2004 A1
20040135997 Chan et al. Jul 2004 A1
20040145001 Kanda et al. Jul 2004 A1
20040147098 Mazen et al. Jul 2004 A1
20040149759 Moser et al. Aug 2004 A1
20040158028 Buhler Aug 2004 A1
20040165412 Forbes Aug 2004 A1
20040202032 Forbes Oct 2004 A1
20040206957 Inoue et al. Oct 2004 A1
20040212426 Beigel Oct 2004 A1
20040219783 Ahn et al. Nov 2004 A1
20040224505 Nguyen et al. Nov 2004 A1
20040245085 Srinivasan Dec 2004 A1
20040258192 Angeliu et al. Dec 2004 A1
20040266107 Chindalore et al. Dec 2004 A1
20050007820 Chindalore et al. Jan 2005 A1
20050011748 Beck et al. Jan 2005 A1
20050019365 Frauchiger et al. Jan 2005 A1
20050019836 Vogel et al. Jan 2005 A1
20050023574 Forbes et al. Feb 2005 A1
20050023584 Derderian et al. Feb 2005 A1
20050023594 Ahn et al. Feb 2005 A1
20050026349 Forbes et al. Feb 2005 A1
20050026375 Forbes Feb 2005 A1
20050029547 Ahn et al. Feb 2005 A1
20050031785 Carlisle et al. Feb 2005 A1
20050035430 Beigel Feb 2005 A1
20050036370 Forbes Feb 2005 A1
20050037374 Melker et al. Feb 2005 A1
20050040034 Landgraf et al. Feb 2005 A1
20050041455 Beigel et al. Feb 2005 A1
20050041503 Chindalore et al. Feb 2005 A1
20050048414 Harnack et al. Mar 2005 A1
20050048570 Weber et al. Mar 2005 A1
20050048796 Numasawa et al. Mar 2005 A1
20050053826 Wang et al. Mar 2005 A1
20050061785 Schroder et al. Mar 2005 A1
20050064185 Buretea et al. Mar 2005 A1
20050077519 Ahn et al. Apr 2005 A1
20050124174 Ahn et al. Jun 2005 A1
20050151261 Kellar et al. Jul 2005 A1
20050157549 Mokhlesi et al. Jul 2005 A1
20050169054 Forbes Aug 2005 A1
20050181624 Kammler et al. Aug 2005 A1
20050277256 Ahn et al. Dec 2005 A1
20060001151 Ahn et al. Jan 2006 A1
20060008966 Forbes et al. Jan 2006 A1
20060024975 Ahn et al. Feb 2006 A1
20060027882 Mokhlesi Feb 2006 A1
20060035405 Park et al. Feb 2006 A1
20060043504 Ahn et al. Mar 2006 A1
20060046383 Chen et al. Mar 2006 A1
20060046384 Joo et al. Mar 2006 A1
20060105523 Afzali-Ardakani et al. May 2006 A1
20060118853 Takata et al. Jun 2006 A1
20060125030 Ahn et al. Jun 2006 A1
20060170032 Bhattacharyya Aug 2006 A1
20060176645 Ahn et al. Aug 2006 A1
20060177975 Ahn et al. Aug 2006 A1
20060183272 Ahn et al. Aug 2006 A1
20060189154 Ahn et al. Aug 2006 A1
20060194438 Rao et al. Aug 2006 A1
20060228868 Ahn et al. Oct 2006 A1
20060231889 Chen et al. Oct 2006 A1
20060237764 Ahn et al. Oct 2006 A1
20060246741 Ahn et al. Nov 2006 A1
20060252202 Dai et al. Nov 2006 A1
20060252211 Ahn et al. Nov 2006 A1
20060258097 Forbes et al. Nov 2006 A1
20060261376 Forbes et al. Nov 2006 A1
20060261397 Ahn et al. Nov 2006 A1
20060263972 Ahn et al. Nov 2006 A1
20060263981 Forbes Nov 2006 A1
20060264064 Ahn et al. Nov 2006 A1
20060274580 Forbes Dec 2006 A1
20060284246 Forbes et al. Dec 2006 A1
20070020835 Ahn et al. Jan 2007 A1
20070047319 Bhattacharyya Mar 2007 A1
20070048953 Gealy et al. Mar 2007 A1
20070048989 Ahn et al. Mar 2007 A1
20070049023 Ahn et al. Mar 2007 A1
20070087563 Ahn et al. Apr 2007 A1
20070090441 Ahn et al. Apr 2007 A1
20070105313 Forbes May 2007 A1
20070111544 Ahn May 2007 A1
20070141832 Farrar Jun 2007 A1
20070178643 Forbes et al. Aug 2007 A1
20070187772 Ahn et al. Aug 2007 A1
20070187831 Ahn et al. Aug 2007 A1
20070234949 Ahn et al. Oct 2007 A1
20080032424 Ahn et al. Feb 2008 A1
20080048225 Ahn et al. Feb 2008 A1
20080057659 Forbes Mar 2008 A1
20080057690 Forbes Mar 2008 A1
20080087890 Ahn et al. Apr 2008 A1
20080121962 Forbes et al. May 2008 A1
20080193791 Ahn et al. Aug 2008 A1
20080194094 Ahn et al. Aug 2008 A1
20090218612 Forbes et al. Sep 2009 A1
20090302371 Kraus et al. Dec 2009 A1
Related Publications (1)
Number Date Country
20110210386 A1 Sep 2011 US
Divisions (1)
Number Date Country
Parent 11185113 Jul 2005 US
Child 13088777 US