Claims
- 1. A digital offset, non-overlapped, dual-output amplifier circuit comprising:
a first power supply input line; a second power supply input line; an amplifier input line; a predriver stage connected to said first and second power supply input lines and to said amplifier input line; and an output stage coupled to said predriver stage, and having:
a first output terminal; a second output terminal;
wherein in a quiescent state, a first output signal on said first output terminal has a first level; and a second output signal on said second output terminal has a second level wherein said second level is offset from said first level; said first and second output signals swing to a first voltage level but reach said first voltage level at different points in time so that said first and second output signals are offset and non-overlapping for a period of time during said swing; and said amplifier circuit is self-biasing and offset-nulling.
- 2. A digital offset, non-overlapped, dual-output amplifier circuit as in claim 1 wherein said predriver stage further comprises a quasi-cascode predriver.
- 3. A digital offset, non-overlapped, dual-output amplifier circuit as in claim 2 wherein said quasi-cascode predriver further comprises:
a MOSFET of a first type having:
a first lead connected to said first power supply input line; a second lead; a gate connected to said amplifier input line; a MOSFET of a second type having:
a first lead connected to said second power supply input line; a second lead coupled to said second lead of said MOSFET of said first type; a gate connected to said amplifier input line; and a predriver output line coupled to said second leads of said MOSFETS of said first and second types.
- 4. A digital offset, non-overlapped, dual-output amplifier circuit as in claim 1 wherein said predriver stage further comprises an offset dual-output driver.
- 5. A digital offset, non-overlapped, dual-output amplifier circuit as in claim 4 wherein said offset dual-output driver further comprises:
a MOSFET of a first type having:
a first lead connected to said first power supply input line; a second lead; a gate connected to said amplifier input line; a MOSFET of a second type having:
a first lead connected to said second power supply input line; a second lead coupled to said second lead of said MOSFET of said first type; a gate connected to said amplifier input line; a first voltage divider connected between said second leads of said MOSFETS of said first and second types; a second voltage divider connected between said second leads of said MOSFETS of said first and second types; a first predriver output line connected to a tap of said first voltage divider; and a second predriver output line connected to a tap of said second voltage divider.
- 6. A digital offset, non-overlapped, dual-output amplifier circuit as in claim 1 wherein said output stage further comprises a quasi-class A push-pull driver.
- 7. A digital offset, non-overlapped, dual-output amplifier circuit as in claim 6 wherein said quasi-class-A push-pull driver further comprises an offset dual-output driver.
- 8. A digital offset, non-overlapped, dual-output amplifier circuit as in claim 7 wherein said offset dual-output driver further comprises:
a MOSFET of a first type having:
a first lead connected to said first power supply input line; a second lead; a gate connected to a predriver output line; a MOSFET of a second type having:
a first lead connected to said second power supply input line; a second lead coupled to said second lead of said MOSFET of said first type; a gate connected to said predriver output line; a variable resistance element having a first lead connected to said second lead of said MOSFET of said first type; and a second lead connected to said second lead of said MOSFET of said second type; a first output line connected to the second lead of said MOSFET OF said first type, and to said first amplifier circuit output terminal; and a second output line connected to the second lead of said MOSFET OF said second type, and to said second amplifier circuit output terminal.
- 9. A digital offset, non-overlapped, dual-output amplifier circuit as claim 1 wherein said output stage further comprises:
a MOSFET of a first type having:
a first lead connected to said first power supply input line; a second lead; a gate connected to a predriver output line; a MOSFET of a second type having:
a first lead connected to said second power supply input line; a second lead coupled to said second lead of said MOSFET of said first type; a gate connected to said predriver output line; a first voltage divider connected between said second leads of said MOSFETS of said first and second types; a second voltage divider connected between said second leads of said MOSFETS of said first and second types; a first output line connected to a tap of said first voltage divider and to said first amplifier circuit output terminal; and a second output line connected to a tap of said second voltage divider and to said second amplifier circuit output terminal.
- 10. A digital offset, non-overlapped, dual-output amplifier circuit as claim 1 wherein said output stage further comprises:
a high beta invertor having a first input terminal connected to a first predriver stage output line; a second input terminal connected to a second predriver output line; and an output terminal connected to said first amplifier circuit output terminal.
- 11. A digital offset, non-overlapped, dual-output amplifier circuit as claim 10 wherein said output stage further comprises:
a low beta invertor having a first input terminal connected to said first predriver stage output line; a second input terminal connected to said second predriver output line; and an output terminal connected to said second amplifier circuit output terminal.
Parent Case Info
[0001] This application is related to the following commonly assigned and commonly filed applications:
[0002] 1. U.S. patent application Ser. No. 08/xxx,xxx, entitled “A VOLTAGE REGULATOR CIRCUIT FOR ATTENUATING INDUCTANCE-INDUCED ON-CHIP SUPPLY VARIATIONS” of Michael Anthony Ang and Alexander Dougald Taylor filed on Jun. 27, 1997;
[0003] 2. U.S. patent application Ser. No. 08/xxx,xxx, entitled “A VOLTAGE REGULATION METHOD FOR ATTENUATING INDUCTANCE-INDUCED ON-CHIP SUPPLY VARIATIONS” of Alexander Dougald Taylor and Michael Anthony Ang filed on Jun. 27, 1997;
[0004]3. U.S. patent application Ser. No. 08/xxx,xxx, entitled “A SELF-BIASING, OFFSET-NULLING POWER SUPPLY MONITOR CIRCUIT” of Michael Anthony Ang and Alexander Dougald Taylor filed on Jun. 27, 1997;
Continuations (1)
|
Number |
Date |
Country |
Parent |
08884187 |
Jun 1997 |
US |
Child |
09532381 |
Mar 2000 |
US |