This application claims priority under 35 USC 119 from Japanese Patent Application No. 2009-155480 filed on Jun. 30, 2009, the disclosure of which is incorporated by reference herein.
1. Field of the Invention
The present invention relates to a differential amplifier circuit, and in particular, to a differential amplifier circuit having a voltage application circuit that applies, to a differential amplifier circuit, voltage for controlling the magnitude of current flowing to the differential amplifier circuit.
2. Related Art
A differential amplifier circuit 20A shown in
As shown in
Voltage Vref0, whose level does not vary even if the driving voltage Vcc varies, is applied to the gate terminal of the NMOS transistor Q10 from the voltage application circuit 40A. Voltage Vref is applied to the gate terminal of the NMOS transistor Q11, and voltage Vin is applied to the gate terminal of the NMOS transistor Q12. The drain terminal and the gate terminal of the PMOS transistor Q15 are connected to the drain terminal of the NMOS transistor Q11. The drain terminal of the PMOS transistor Q16 is connected to the drain terminal of the NMOS transistor Q12. The gate terminals of the PMOS transistors Q15 and Q16 are connected to one another.
In the differential amplifier main circuit 30A that is structured in this way, voltage Vout is outputted from connection point A of the common drain of the CMOS transistor formed from the NMOS transistor Q12 and the PMOS transistor Q16.
A circuit diagram of the voltage application circuit 40A is shown in
At the voltage application circuit 40A that is structured in this way, even if the driving voltage Vcc varies, difference voltage |Vtp1−Vtp2| of the respective threshold voltages of the PMOS transistors Q40 and Q50 is amplified at the differential amplifier circuit section 60, and thereafter, by applying the amplified difference voltage to the gate terminal of the PMOS transistor Q60, the voltage Vref0 that is smaller than the driving voltage Vcc and larger than the voltages Vref and Vin, is generated from the drain terminal of the PMOS transistor Q60.
Further, a voltage application circuit 40B shown in
The magnitude of the current that flows through the NMOS transistor Q11 and the PMOS transistor Q15, and the magnitude of the current that flows through the NMOS transistor Q12 and the PMOS transistor Q16, are controlled by the voltage that is applied to the gate terminal of the NMOS transistor Q10 by the voltage application circuit 40B.
Moreover, a voltage application circuit 40C shown in
If the external power supply voltage, that is supplied to an electronic device having the differential amplifier circuit 20A shown in
However, in the differential amplifier circuit 20A shown in
If the voltage application circuit 40B shown in
If the voltage application circuit 40C shown in
The present invention provides a differential amplifier circuit that, while suppressing enlargement of the circuit scale, suppresses an increase in consumed current that accompanies a rise in driving voltage, and can eliminate an insufficiency of applied voltage that accompanies a drop in the driving voltage.
An aspect of the present invention is a differential amplifier circuit including: a differential amplifier main circuit having first through third transistors of a predetermined electrically-conductive type that respectively have a first terminal, a second terminal and a control terminal, wherein the first terminal of the second transistor is connected to the first terminal of the first transistor, the second terminal of the third transistor is connected to the respective first terminals of the first and second transistors, and, in a state in which a first driving voltage is applied to the respective second terminals of the first and second transistors via a predetermined load circuit and a second driving voltage that is lower than the first driving voltage is applied to the first terminal of the third transistor, when voltages are applied to the respective control terminals of the first and second transistors, the differential amplifier main circuit amplifies a difference between the voltages applied to the respective control terminals of the first and second transistors, and outputs the amplified difference voltage from a connection point between the load circuit and the second terminal of the first transistor or the second terminal of the second transistor; and a voltage application circuit that applies voltage, that makes a magnitude of a current flowing between the first terminal and the second terminal of the third transistor to have a predetermined magnitude, to the control terminal of the third transistor, the voltage application circuit having plural transistors of a predetermined electrically-conductive type having different threshold voltages that are connected in parallel, each of the plural transistors having a first terminal, a second terminal, and a control terminal, wherein the respective control terminals of the plural transistors are connected to a second common connection point of the respective second terminals of the plural transistors, the first driving voltage is applied via a load to the second common connection point, the second driving voltage is applied to a first common connection point of the respective first terminals of the plural transistors, and a connection point of the second common connection point and the load is connected to the control terminal of the third transistor.
In accordance with the above-described aspect, the number of transistors that are in a conducting state of the plural transistors of the predetermined electrically-conductive type that are connected in parallel, varies accompanying fluctuations in the first driving voltage. Due thereto, the voltage that is applied, as voltage applied to the control terminal of the third transistor, between the common connection point of the respective first terminals of the plural transistors of the predetermined electrically-conductive type and the common connection point of the respective second terminals of the plural transistors of the predetermined electrically-conductive type, is adjusted such that the magnitude of the current flowing between the first terminal and the second terminal of the third transistor is a predetermined magnitude. Therefore, while enlargement of the circuit scale is suppressed, an increase in consumed current that accompanies a rise in the driving voltage is suppressed, and an insufficiency in applied voltage that accompanies a drop in the driving voltage can be eliminated.
In the above-described aspect, the load circuit may be a current mirror circuit that includes fourth and fifth transistors that respectively have a first terminal, a second terminal and a control terminal, and that are of an electrically-conductive type that is different than the electrically-conductive type of the first transistor.
In the above-described aspect, the load may be a sixth transistor that has a first terminal, a second terminal and a control terminal and that is of an electrically-conductive type that is different than the electrically-conductive type of the first transistor, the first driving voltage may be applied to the first terminal of the sixth transistor, the control terminal of the sixth transistor may be connected to the second terminal of the sixth transistor, and the second terminal of the sixth transistor may be connected to the second common connection point of the respective second terminals of the plural of transistors of the electrically-conductive type.
In the above-described aspect, the first terminals may be source terminals, the second terminals may be drain terminals, and the control terminals may be gate terminals.
In accordance with the above-described aspects, while enlargement of the circuit scale is suppressed, an increase in consumed current that accompanies a rise in the driving voltage is suppressed, and an insufficiency in applied voltage that accompanies a drop in the driving voltage can be eliminated.
An exemplary embodiment of the present invention will be described in detail based on the following figures, wherein:
An exemplary embodiment is described in detail hereinafter with reference to the drawings.
The differential amplifier main circuit 12 includes NMOS transistors 16, 18, and 20 having source terminals serving as first terminals, drain terminals serving as second terminals, and gate terminals serving as control terminals, and a current mirror circuit 22. The source terminal of the NMOS transistor 16 that serves as a third transistor is grounded. Accordingly, voltage, that is GND level and that serves as second driving voltage, is applied to the source terminal of the NMOS transistor 16. Further, the drain terminal of the NMOS transistor 16 is connected to the respective source terminals of the NMOS transistor 18 serving as a first transistor and the NMOS transistor 20 serving as a second transistor. The gate terminal, that serves as a control terminal, of the NMOS transistor 16 is connected to the voltage application circuit 14, and Vref0 is applied to the gate terminal of the NMOS transistor 16 from the voltage application circuit 14.
The current mirror circuit 22 includes PMOS transistors 22A and 22B having source terminals serving as first terminals, drain terminals serving as second terminals, and gate terminals serving as control terminals. The respective source terminals of the PMOS transistors 22A and 22B are connected to a voltage line 24. Driving voltage Vcc, that serves as a first driving voltage and that is higher than GND level voltage, is applied to the voltage line 24. Therefore, the driving voltage Vcc is applied to the respective source terminals of the PMOS transistors 22A and 22B.
The gate terminal and the drain terminal of the PMOS transistor 22A, that serves as a fourth transistor, are connected to the drain terminal of the NMOS transistor 18. The gate terminal of the PMOS transistor 22B, that serves as a fifth transistor, is connected to the gate terminal of the PMOS transistor 22A. The drain terminal of the PMOS transistor 22B is connected to the drain terminal of the NMOS transistor 20.
Voltage Vref is applied to the gate terminal of the NMOS transistor 18, and voltage Vin is applied to the gate terminal of the NMOS transistor 20.
A connection point E of the common drain of a CMOS transistor, that is formed from the NMOS transistor 20 and the PMOS transistor 22B, is connected to an external circuit (not shown).
The voltage application circuit 14 includes NMOS transistors 26 and 28 having source terminals serving as first terminals, drain terminals serving as second terminals, and gate terminals serving as control terminals, and a PMOS transistor 30 having a source terminal serving as a first terminal, a drain terminal serving as a second terminal, and a gate terminal serving as a control terminal.
The NMOS transistor 28 is connected in parallel to the NMOS transistor 26. Namely, the drain terminal of the NMOS transistor 26 is connected to the drain terminal of the NMOS transistor 28, and the source terminal of the NMOS transistor 26 is connected to the source terminal of the NMOS transistor 28.
Threshold voltage α when the NMOS transistor 26 is on (in a conducting state) and threshold voltage β when the NMOS transistor 28 is on are different. With regard to the respective gate widths of the NMOS transistors 26 and 28, impurities are implanted into the source-drain regions such that α<<β. Ion injection is an example of the method of implantation. P+, As+, and the like are examples of the impurities. Note that the present invention is not limited to the same, and the gate widths of the NMOS transistors 26, 28 may be adjusted such that α<<β.
A common connection point F of the respective source terminals of the NMOS transistors 26 and 28 is grounded. The respective gate terminals and drain terminals of the NMOS transistors 26 and 28 are connected to the drain terminal of the PMOS transistor 30 that serves as a sixth transistor.
The source terminal of the PMOS transistor 30 is connected to the voltage line 24. The gate terminal of the PMOS transistor 30 is connected to the drain terminal thereof.
A connection point G of the common drain of the NMOS transistors 26 and 28 and the PMOS transistor 30 is connected to the gate terminal of the NMOS transistor 16 of the differential amplifier main circuit 12.
Voltage of a predetermined voltage range (e.g., greater than or equal to 0 V to less than or equal to 5.0 V) can be applied as the driving voltage Vcc to the voltage line 24 of the differential amplifier circuit 10. The magnitudes of the threshold voltage α of the NMOS transistor 26, the threshold voltage β of the NMOS transistor 28, and the load of the PMOS transistor 30 are set such that, when the driving voltage Vcc fluctuates within the aforementioned predetermined voltage range, the voltage Vref0, that makes the magnitude of the current flowing to the drain terminal and the source terminal of the NMOS transistor 16 be a predetermined current magnitude, is applied from the voltage application circuit 14 to the gate terminal of the NMOS transistor 16.
Circuit operation of the differential amplifier circuit 10 is described next.
When, in the state in which the driving voltage Vcc within the aforementioned predetermined voltage range is applied to the voltage line 24, voltage is applied to the respective gate terminals of the NMOS transistors 18 and 20, the voltage Vout, that is obtained by amplifying the voltage corresponding to the difference of the voltages applied to the respective gate terminals of the NMOS transistors 18 and 20, is outputted to an external circuit from the connection point E of the differential amplifier main circuit 12.
For example, when the driving voltage Vcc that is greater than or equal to 0 V and less than 4.4 V is applied to the voltage line 24, at the voltage application circuit 14, the PMOS transistor 30 and the NMOS transistor 26 enter into conducting states, and the NMOS transistor 28 enters into a shut-off state, and, between the connection point G and the common connection point F, the voltage that is applied to the NMOS transistor 26 is the voltage Vref0 that is applied to the gate terminal of the NMOS transistor 16 from the connection point G.
The magnitude of the current that flows to the drain terminal and the source terminal of the NMOS transistor 16 when the driving voltage Vcc that is greater than or equal to 0 V and less than 4.4 V is applied to the voltage line 24, i.e., the magnitude of the consumed current of the differential amplifier main circuit 12, is, as shown as an example in
Further, when the driving voltage Vcc that is greater than or equal to 4.4 V and less than or equal to 5.0 V is applied to the voltage line 24 for example, the PMOS transistor 30 and the NMOS transistors 26 and 28 enter into conducting states, and between the connection point G and the common connection point F, the voltage that is applied to the parallel circuit formed from the NMOS transistors 26 and 28 is the voltage Vref0 that is applied from the connection point G to the gate terminal of the NMOS transistor 16.
The magnitude of the current, that flows to the drain terminal and the source terminal of the NMOS transistor 16 when the driving voltage Vcc that is greater than or equal to 4.4 V and less than or equal to 5.0 V is applied to the voltage line 24, is, as shown as an example in
As described above, the differential amplifier circuit 10 relating to the present exemplary embodiment can suppress an increase in the consumed current that accompanies a rise in the driving voltage Vcc by the voltage application circuit 14 whose circuit scale is smaller than the conventional voltage application circuit 40A shown in
As described in detail above, in accordance with the differential amplifier circuit 10 relating to the present exemplary embodiment, in the state in which the driving voltage Vcc is applied to the voltage line 24, when the voltage Vref is applied to the gate terminal of the NMOS transistor 18 and the voltage Vin is applied to the gate terminal of the NMOS transistor 20 respectively, the voltage Vout, that amplifies the voltage corresponding to the difference in the voltages that are applied to the respective gate terminals of the NMOS transistors 18 and 20, is outputted to an external circuit from the connection point E of the differential amplifier main circuit 12. On the other hand, as the driving voltage Vcc fluctuates, the number of NMOS transistors that are in a conducting state at the NMOS transistors 26 and 28 that are connected in parallel changes. Due thereto, the voltage, that is applied between the common connection point F of the respective source terminals of the NMOS transistors 26 and 28 and the connection point G of the common drain of the NMOS transistors 26 and 28 and the PMOS transistor 30, as the voltage that is applied to the gate terminal of the NMOS transistor 16, is adjusted such that the magnitude of the current flowing between the source terminal and the drain terminal of the NMOS transistor 16 is made to be a predetermined magnitude (in the present exemplary embodiment, the consumed current of the solid line graph in
In accordance with the differential amplifier circuit 10 relating to the present exemplary embodiment, the differential amplifier main circuit 12 has the current mirror circuit 22 that is structured by the PMOS transistors 22A and 22B. Due to the driving voltage Vcc being applied to the respective drain terminals of the NMOS transistors 18 and 20 via the current mirror circuit 22, the current amount that is supplied to the drain terminal of the NMOS transistor 18 and the current amount that is supplied to the drain terminal of the NMOS transistor 20 is substantially equal. Therefore, the reliability of the voltage Vout that is obtained by the differential amplifier main circuit 12 can be improved.
Further, in accordance with the differential amplifier circuit 10 relating to the present exemplary embodiment, due to the driving voltage Vcc being applied to the common connection point of the respective drain terminals of the NMOS transistors 26 and 28 via the PMOS transistor 30, the PMOS transistor 30 functions as a load that corresponds to the magnitude of the driving voltage Vcc. Therefore, the voltage Vref0 that is applied to the gate terminal of the NMOS transistor 16 can easily be adjusted.
The above exemplary embodiment describes, as an example, the voltage application circuit 14 that has the parallel circuit that is structured by two NMOS transistors being connected in parallel. However, embodiments are not limited to the same, and a voltage application circuit, that has a parallel circuit structured by three or more NMOS transistors whose threshold voltages are different being connected in parallel, may be used. In this case, the adjustment of the voltage Vref0 accompanying the fluctuations in the driving voltage Vcc can be carried out even more finely.
The above exemplary embodiment describes, as an example, the differential amplifier main circuit 12 that has the current mirror circuit 22, but embodiments are not limited to the same. Instead of the PMOS transistors 22A and 22B that structure the current mirror circuit 22, a pair of loads (e.g. a pair of resistors), that do not adversely affect the function of the differential amplifier main circuit 12 amplifying and outputting the difference of the voltages applied to the respective gate terminals of the NMOS transistors 18 and 20, may be used.
The voltage application circuit 14 that has the PMOS transistor 30 is described as an example in the above exemplary embodiment. However, embodiments are not limited to the same. Instead of the PMOS transistor 30, a load (e.g., a resistor) that can apply, from the voltage application circuit 14 to the gate terminal of the NMOS transistor 16, the voltage Vref0 that makes the magnitude of the current flowing to the drain terminal and the source terminal of the NMOS transistor 16 be a predetermined magnitude, may be used.
Although the present exemplary embodiment describes, as an example, a case of using field effect transistors at the differential amplifier main circuit 12, embodiments are not limited to the same, and bipolar transistors may be used at the differential amplifier main circuit 12. In this case, bipolar transistors may be assembled into the differential amplifier main circuit 12 instead of field effect transistors, such that the collector terminals of the bipolar transistors correspond to the drain terminals of the field effect transistors, and the emitter terminals of the bipolar transistors corresponds to the source terminals of the field effect transistors, and the base terminals of the bipolar transistors corresponds to the gate terminals of the field effect transistors.
Number | Date | Country | Kind |
---|---|---|---|
2009-155480 | Jun 2009 | JP | national |