Claims
- 1. A differential amplifier circuit comprising:
- first and second terminals for receiving input signals;
- third and fourth terminals for application of output signal to subsequent circuitry;
- first and second field effect transistors of a first conductivity type, each having source and drain and gate electrodes, their respective gate electrodes being respectively connected to said first terminal and to said second terminal;
- means for applying a bias current between said fourth terminal and an interconnection between the source electrodes of said first and said second field effect transistors;
- first and second and third current mirror amplifiers, each of a type including a respective pair of bipolar mirroring transistors of a second conductivity type complementary to said first conductivity type and having respective input and output and common terminals, the input and output terminals of said first current mirror amplifier being connected to the drain and source electrodes respectively of said first field effect transistor, the input and output terminals of said second current mirror amplifier being connected to the drain and source electrodes respectively of said second field effect transistor, the common terminal of said first current mirror amplifier being connected to the input terminal respectively of said third current mirror amplifier, the common terminal of said third current mirror amplifier being connected to said fourth terminal, and the output terminal of said third current mirror amplifier and the common terminal of said second current mirror amplifier being connected to said third terminal.
- 2. A differential amplifier comprising:
- first and second terminals for receiving input signals;
- third and fourth terminals for application of output signals to subsequent circuitry;
- first and second field effect transistors of a first conductivity type, each having source and drain and gate electrodes, their respective gate electrodes being connected to said first terminal and to said second terminal;
- first, second, third, fourth and fifth bipolar transistors of a second conductivity type complementary to said first conductivity type, each of said bipolar transistors having an emitter electrode connected to said fourth terminal, the collector electrode of said first bipolar transistor being galvanically connected to the drain electrode of said first field effect transistor and direct coupled to the base electrodes of said first and said second and said third bipolar transistors, the collector electrode of said bipolar transistor being galvanically connected to the source electrode of said first field effect transistor, the collector electrode of said third bipolar transistor being connected to said third terminal, the collector of said fourth bipolar transistor being galvanically connected to the drain electrode of said first field effect transistor and direct coupled to the base electrodes of said fourth and said fifth transistors, and the collector electrode of said fifth bipolar transistor being galvanically connected to the source electrode of said second field effect transistor;
- means for applying a bias current to an interconnection between the source electrodes of said first and said second field effect transistors; and
- means connected between said third and fourth terminals for operating said first, second and third bipolar transistors as a dual-output current mirror amplifier with an input terminal connected at the drain electrode of said first field effect transistor and its two output terminals connected respectively at the source electrode of said first field effect transistor and at said third terminal.
- 3. A differential amplifier circuit comprising:
- first and second terminals for receiving input signals;
- third and fourth terminals for application of output signal to subsequent circuitry;
- first and second field effect transistors of a first conductivity type, each having source and drain and gate electrodes, their respective gate electrodes being respectively connected to said first terminal and to said second terminal;
- first and second dual-output current mirror amplifiers, each of a type including bipolar mirroring transistors of a second conductivity type complementary to said first conductivity type and having input and first output and second output and common terminals, the input terminals of said first and said second current mirror amplifiers having the drain electrodes respectively of said first and of said second field-effect transistors respectively connected to them, the first output terminals of said first and said second current mirror amplifiers respectively connected to the source electrodes respectively of said first and of said second field effect transistors, the second output terminals of said first and said second current mirror amplifiers being respectively connected to said third terminal and to said fourth terminal; and
- means for applying a bias current to an interconnection between the source electrodes of said first and said second field effect transistors.
Priority Claims (1)
Number |
Date |
Country |
Kind |
07659/75 |
Feb 1975 |
UK |
|
Parent Case Info
This application is a divisional application based on U.S. Pat. Application Ser. No. 644,821 filed Dec. 29, 1975 and entitled "AMPLIFIER CIRCUITS", the specification and drawing of which are included in their entirety by reference in this disclosure.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3813595 |
Sheng |
May 1974 |
|
3852679 |
Schade, Jr. |
Dec 1974 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
644821 |
Dec 1975 |
|