Claims
- 1. A logic level translator circuit for selecting between first and second logic levels in response to a differential logic level input signal, comprising:
- an output terminal,
- first and second logic circuits producing logic outputs for said output terminal in response to a differential logic state input signal, said first logic circuit producing an output corresponding to said first logic level and said second logic circuit producing an output corresponding to said second logic level, said first and second logic circuits each including respective branches of a common input differential switch for receiving said differential logic level input signal, wherein said first and second logic circuits each further including respective branches of a common output circuit having output transistors which are wire-ORed at the emitters and use a load resistor as a bias, said common output circuit selecting between a selected output or an unselected output from said logic circuits and applying a voltage representing the selected output to said output terminal, each of said logic circuits being configured to produce said selected output that dominates said output differential switch in response to a corresponding differential logic level input signal, and said selected output uninfluenced by the unselected output,
- a current source supplying current to said input differential switch for both of said first and second logic circuits, and
- a bias circuit that maintains said current source in an actuated state supplying current to said input differential switch regardless of the state of said differential logic level input signal, thereby facilitating a rapid switching between logic levels.
- 2. The logic level translator circuit of claim 1, each of said logic circuits including respective logic state differential transistor switches that are supplied with current from the input differential switch branch for said logic circuit when said differential logic level input signal corresponds to the logic level of said logic circuit, but not when said differential logic level input signal corresponds to the logic level of the other logic circuit, each of said logic circuits further comprising a trickle current source for each of said logic state differential switches that provides trickle current to disable one of said logic circuits and to maintain the transistors of said logic state differential switches at least partially on, even when said differential logic state input signal corresponds to the logic level of the other logic circuit.
- 3. The logic level translator circuit of claim 1, said logic circuits including respective logic state differential switches that are connected to receive a common differential logic state input signal.
- 4. A logic level translator circuit for selecting between first and second logic levels in response to a differential logic level input signal, comprising:
- an output terminal,
- first and second logic circuits producing logic outputs for said output terminal in response to a differential logic state input signal, said first logic circuit producing an output corresponding to said first logic level and said second logic circuit producing an output corresponding to said second logic level, said first and second logic circuits each including respective branches of a common input differential switch for receiving said differential logic level input signal,
- said first and second logic circuits each further including respective branches of common output circuit having output transistors which are wire-ORed at the emitters and use a load resistor as a bias said common output circuit selecting between a selected output or an unselected output from said logic circuits and applying a voltage representing the selected output to said output terminal, each of said logic circuits being configured to produce said selected output that dominates said output differential switch in response to a corresponding differential logic level input signal, each of said logic circuits including respective logic state differential transistor switches that are supplied with current from the input differential switch branch for said logic circuit when said differential logic level input signal corresponds to the logic level of said logic circuit, but not when said differential logic level input signal corresponds to the logic level of the other logic circuit, each of said logic circuits further comprising a trickle current source for each of said logic state differential switches that provides trickle current to maintain the transistors of said logic state differential switches at least partially on even when said differential logic state input signal corresponds to the logic level of the other logic circuit, and
- a current source supplying current to said input differential switch.
- 5. The logic level translator circuit of claim 4, said logic circuits including respective logic state differential switches that are connected to receive a common differential logic state input signal.
RELATED APPLICATION
This application is a continuation-in-part of Ser. No. 07/875,471, filed Apr. 29, 1992 now abandoned.
US Referenced Citations (9)
Non-Patent Literature Citations (1)
Entry |
Digital Integrated Electronics, by H. Taub, Mc-Graw Hill, 1977, pp. 246-249. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
875471 |
Apr 1992 |
|