The present invention relates to electronic digital circuitry, and more particularly to circuits and methods for constructing differential multiphase frequency dividers.
Digital frequency dividers are used in computer and communications circuits to synthesize various utility clocks from a reference oscillator. A digital frequency divider takes a clock signal “cki” as the input, and outputs a new clock signal “cko”. The frequency of cko is the frequency of cki divided by an integer. Such dividers can be implemented in logic as fixed divisor divide-by-n, or programmable divisor divide-by-m.
Synchronous-type dividers and counters clock all the memory elements in parallel with one clock. Programmable digital frequency dividers can be implemented with finite-state-machines (FSM), e.g., with pencil-and-paper, or using logic synthesis tools such as Synopsys Design Compiler. Direct digital synthesis (DDS) is another method, it uses an accumulator clocked by an input cki. During every input clock cycle, the accumulator adds a fixed integer P to its content. A number “P” can be selected such that at the end of every N input clock cycles, the accumulator overflows. Thus the overflow output functions as the output “cko” of the frequency divider.
Asynchronous-type dividers and counters use a clock to trigger the first latch in a chain, and then the Q-outputs of previous stages are used to clock the next succeeding stages. For example, ripple, decade, and up-down counters employ asynchronous techniques.
Highly efficient DC/DC converters combine several switching supplies in parallel that are skewed in phase to one another. The resulting high frequency ripple is easier and cheaper to filter. The Texas Instruments TPS4009× family are two-phase, three-phase, or four-phase programmable synchronous buck controllers, for low-voltage, high-current applications powered by a 5-V to 15-V distributed supply. Multiphase converters have several advantages over single power stages, e.g., lower current ripple on the input and output capacitors, faster transient response to load steps, improved power handling capabilities, and higher system efficiency.
Each phase is typically operated at a switching frequency up to 1-MHz, resulting in an effective ripple frequency of up to 4-MHz at the input and the output in a four-phase application. A two phase design producers two outputs 180-degrees out-of-phase, a three-phase design produces three outputs 120-degrees out of phase with one another, and a four-phase design produces four outputs 90-degrees out of phase with each other.
In the TPS4009× family, the number of phases is programmed by connecting any de-activated phase PWM output to the output of an internal 5-V LDO. In two-phase operation, the even phase outputs are de-activated. The TPS4009× uses fixed frequency, peak current mode control with forced phase current balancing. Phase current is sensed by using either current sense resistors in series with the output inductors, or using the direct current resistance (DCR) of the filter inductors. The latter generates a current proportional signal with an R-C circuit.
An all digital approach to multiphase clock generation is needed to reduce circuit complexity and costs.
Briefly, a multiphase divider embodiment of the present invention comprises several differential latches connected in a ring. The number of latches in the ring is equal to the number of phases produced and the divisor applied to the input clock. The differential Q-outputs of one latch stage are connected to the corresponding differential D-inputs of the next latch stage. For even numbers of latch stages, the differential clock inputs of each are connected together and alternately to the divider clock input and its complement. The last differential Q-output is returned and cross-connected to the differential D-inputs of the first latch stage. For odd numbers of latch stages, the differential clock inputs of each are respectively connected in parallel to the divider clock input and its complement. The last differential Q-output is returned and straight-connected to the differential D-inputs of the first latch stage.
An advantage of the present invention is a divider is provided that can produce a multiphase output.
A further advantage of the present invention is a divider is provided wherein the number of latches arranged in a ring determines the divisor.
The above and still further objects, features, and advantages of the present invention will become apparent upon consideration of the following detailed description of specific embodiments thereof, especially when taken in conjunction with the accompanying drawings.
Multiphase frequency dividers have an input clock signal divided down by an integer to produce a set of phased clock output signals. The phases of the output signals are evenly spaced, and the number of phases is the same as the divisor.
The operation of an even divider (e.g., 100) differs from that of an odd divider (e.g., 300). In the even type shown in
In the odd type shown in
To divide by an even-integer “E”, E-number of building blocks are connected together in a ring. For each block used, its “cp” and “cn” inputs are connected together, and then to alternately either the input clock or its complement. The input to output data connections end-to-end have a complementary phase relation. Each block can be connected as either a differential buffer or a differential inverter. In
Given an odd-integer “O” for a divisor, 0-number of building blocks are connected into a ring. Each block's “cp” and “cn” inputs are separately connected in parallel to the two differential input clocks.
Although particular embodiments of the present invention have been described and illustrated, such is not intended to limit the invention. Modifications and changes will no doubt become apparent to those skilled in the art, and it is intended that the invention only be limited by the scope of the appended claims.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB06/52216 | 6/30/2006 | WO | 00 | 10/24/2008 |
Number | Date | Country | |
---|---|---|---|
60696490 | Jun 2005 | US |