Claims
- 1. A buffer circuit comprising:a common emitter differential pair output switch having a pair of transistors configured with a common emitter node; a current source operational to supply current to the common emitter node in response to a differential input signal applied to the common emitter differential pair output switch; and a current path control circuit connected to the common emitter node and operational to increase a common mode output voltage associated with the common emitter differential pair output switch during a switching event, wherein the current path control circuit comprises solely one transistor type selected from the group consisting of a MOS transistor, an HBT transistor, an NPN transistor, and a PNP transistor.
- 2. The buffer circuit according to claim 1 further comprising at least one load resistor connected to at least one output switch transistor.
- 3. The buffer circuit according to claim 1 wherein the common emitter differential pair output switch, current source and current path control circuit are devoid of PNP transistors.
- 4. The buffer circuit according to claim 1 wherein the current path control circuit comprises an active resistor.
- 5. A buffer circuit comprising:a common emitter differential pair output switch having a pair of transistors configured with a common emitter node; a current source operational to supply current to the common emitter node in response to a differential input signal applied to the common emitter differential pair output switch; and a current oath control circuit connected to the common emitter node and operational to increase a common mode output voltage associated with the common emitter differential pair output switch during a switching event, wherein the current path control circuit consists of a resistor.
- 6. The buffer circuit according to claim 5 wherein the resistor is an active resistor.
- 7. A buffer circuit comprising:a differential pair output switch; a current source operational to vary a supply current applied to the differential pair output switch in response to a differential input signal applied to the differential pair output switch; and a control circuit operational to increase a common mode output voltage associated with the differential pair output switch in response to a decreasing differential output voltage associated with the differential pair output switch caused by the differential input signal, wherein the control circuit comprises solely a resistive device.
- 8. The buffer circuit according to claim 7 wherein the differential pair output switch comprises a common emitter differential pair having a common emitter node.
- 9. The buffer circuit according to claim 7 wherein the resistive device comprises an active resistor.
Parent Case Info
This application claims priority under 35 USC §119(e)(1) of provisional application Serial No. 60/307,400, filed Jul. 23, 2001.
US Referenced Citations (4)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/307400 |
Jul 2001 |
US |