Claims
- 1. An improvement to a multistage pipelined Analog-to-Digital Converter (ADC), receiving an analog input signal, having
a plurality of stages, connected one to the next by an interstage amplifier, at least those stages before a last stage having
a flash digital-to-analog converter (DAC), a DAC of the first stage receiving the analog input signal while DACs of subsequent stages receive analog signals each from a respective interstage amplifier, producing a multi-level digital signal, a digital-to-analog converter (DAC) converting an associated produced multi-level digital signal to an associated intermediate analog signal, each intermediate analog signal being feed both to a subtractor of the intermediate analog signal from the associated analog signal received by the stage to produce an analog difference signal that is fed to the interstage amplifier of a next following stage, and also to a thermometer encoder producing an associated digital output signal; wherein the digital output signals of all the plurality of stages are summed to produce an overall ADC digital output signal, the improvement wherein at least a first of the plurality of stages further comprises:
a flash digital-to-analog converter (DAC) that is of a dynamic element matching (DEM) type producing, as well as an associated intermediate analog signal, a (i) plurality of random bits and a (ii) plurality of parity bits; and a Digital Noise Cancellation (DNC) logic circuit, receiving (1) the (i) plurality of random bits and the (ii) plurality of parity bits from the associated DEM-type DAC and (2) a digitized residue sum of the digital output signals of all higher stages beyond a stage of which the DNC logic circuit is a part, to produce an error estimate for the stage; and a subtractor of (i) the error estimate arising from the DNC logic circuit of at least the first stage from (ii) a combined digital output signal of the first stage and all subsequent higher stages so as to produce (iii) a corrected ADC digital output signal.
- 2. The improvement to the multistage pipelined Analog-to-Digital Converter according to claim 1 applied to a least a second, as well as to the first, of the plurality of stages of the multistage pipelined Analog-to-Digital Converter.
- 3. The improvement to the multistage pipelined Analog-to-Digital Converter according to claim 1 wherein the Digital Noise Cancellation (DNC) logic circuit comprises:
an adder of the plurality of random bits and the digitized residue to produce an intermediary result; a three-level requantizer of the intermediary result producing a three-level signal; a plurality of channels, receiving the three-level signal, each channel comprising
a first multiplier multiplying the three-level signal and an associated one of the random bits, a second multiplier multiplying an output from the first multiplier and an associated one of the random bits, an averager of a predetermined number of outputs from the second multiplier producing a true average, a third multiplier multiplying the true average and the associated one of the random bits, and a fourth multiplier multiplying an output from the third multiplier and the associated one of the random bits, and an adder summing outputs of the fourth multipliers of all the channels to produce the error estimate for the stage.
- 4. The improvement to the multistage pipelined Analog-to-Digital Converter according to claim 1 wherein the DEM-type DAC comprises:
a digital encoder dividing an N-level digital input signal into multiple digital output signals, each digital encoder including
two or more switching blocks each having a digital input signal and two digital output signals; wherein a sum of the two digital output signals equals the digital input signal; and a converter converting a sum of the multiple digital output signals as arise from all the digital encoder into a nominally equivalent analog signal.
- 5. In a multistage analog-to-digital converter (ADC) having in each stage (i) a flash digital-to-analog converter (DAC) producing a digital signal, and (ii) a thermometer encoder producing from the DAC digital signal another digital signal summable with the like signals of the encoders of other stages to produce an ADC digital output signal, an improvement to at least a first stage comprising:
enhancements to the flash DAC of the stage so as to produce, as well as the DAC digital signal, both random bits and parity bits; a Digital Noise Cancellation (DNC) logic circuit receiving (1) the random bits and the parity bits from the stage's enhanced DAC, and (2) the digital signal from the stages's thermometer encoder, to produce a stage error signal; and a subtractor receiving the stage error signal from the DNC logic circuit so as to error correct the ADC digital output signal and transmit it to a next stage, a succession of all stages producing an ADC digital output signal that is corrected for, inter alia, signal error rising from component mismatch in the flash DACs.
- 6. A method of correcting in a digital output signal of a multistage analog-to-digital converter (ADC) error resultant from, inter alia, component mismatch in flash digital-to-analog converters (DACs) that are within a stage of the multistage ADC, the signal error correction method comprising:
producing in an enhanced flash DAC of a stage both (i) random bits and (ii) parity bits as well as a (iii) DAC digital signal; producing in a Digital Noise Cancellation (DNC) logic circuit of each stage from the (i) random bits and (ii) parity bits of the stage's enhanced DAC, plus (iv) a digital signal from a thermometer encoder of the stage that has previously encoded an ADC digital signal of the stage, a stage error signal; and subtracting in a subtractor of the stage the stage's error signal produced in the DNC logic circuit from an ADC digital output signal of the entire ADC, passing onward to a next successive stage the corrected ADC digital output signal until, at the conclusion of all stages the ADC digital output signal is corrected for, inter alia, error in this signal rising from component mismatch in the flash DACs of the stage.
RELATION TO A PROVISIONAL PATENT APPLICATION
[0001] The present patent application is descended from, and claims benefit of priority of, U.S. provisional patent application Serial No. 60/184,205 filed on Feb. 22, 2000 for DIGITAL NOISE CANCELLATION IN PIPELINED ANALOG TO DIGITAL CONVERTERS to the selfsame inventor as is the present patent application.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60184205 |
Feb 2000 |
US |