Claims
- 1. A digital circuit, comprising:a signal input terminal for receiving a digital signal; at least two signal output terminals outputting final output signals; switching elements each having a control input and each connected to one of said signal output terminals; at least two logic circuit units for performing logic operations resulting in logic output signals, each of said logic circuit units having an input connected to said signal input terminal to receive the digital signal and an output connected to one of said signal output terminals via a respective one of said switching elements, a level change at said input of said logic circuit units results in a level change at said output of said logic circuit units; and a filter unit having an input connected to said signal input terminal to receive the digital signal and an output connected to said control input of each of said switching elements, said filter unit suppressing glitches having a width smaller than a predetermined time delay on the digital signal received at said input, said filter unit outputting a filtered signal without the glitches at said output, the filtered signal being received by said control input of each of said switching elements for controlling operating states of said switching elements including a first operating state and a second operating state, in said first operating state of said switching elements said final output signals at said signal output terminals correspond to the logic output signals of said logic circuit units, in said second operating state of said switching elements the final output signals at said signal output terminals being independent of the logic output signals of said logic circuit units, said filter unit initially holding said switching elements in the second operating state prior to a level change of the digital signal at said signal input terminal and putting said switching elements into the first operating state in an event of the level change occurring after the predetermined time delay, the predetermined time delay being longer than a signal propagation delay between said input and said output of one of said logic circuit units for which the signal propagation delay is greatest.
- 2. The digital circuit according to claim 1, wherein said switching elements are selected from the group consisting of logic gates and transistors.
Priority Claims (1)
Number |
Date |
Country |
Kind |
197 39 245 |
Sep 1997 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of copending International Application PCT/DE98/02476, filed Aug. 24, 1998, which designated the United States.
US Referenced Citations (10)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0009549 |
Apr 1980 |
EP |
0309849 |
Apr 1989 |
EP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE98/02476 |
Aug 1998 |
US |
Child |
09/521396 |
|
US |