Claims
- 1. A method of fabricating a camouflaged digital integrated circuit (IC), comprising:
- implanting an array of transistors in a substrate, implanting common patterns of electrically conductive doped interconnections among said transistors, and
- interrupting some of said interconnections in a manner that is not readily visibly perceptible to implement different logic functions for separate groups of transistors that have common transistor sizes and layouts.
- 2. The method of claim 1, wherein the interrupted interconnections are interrupted by implanting heavily doped channel stops of opposite conductivity into them.
- 3. The method of claim 2, wherein transistor and interconnection implants of the same conductivity are performed at the same time.
- 4. The method of claim 2, wherein transistor and channel stop implants of the same conductivity are performed at the same time.
- 5. The method of claim 2, wherein said channel stops are implanted with the smallest feature size of said transistors.
- 6. The method of claim 1, further comprising the steps of implanting electrically conductive doped taps from at least some of said transistors for receiving external connections, interrupting at least some of said taps in a manner that is not readily visibly perceptible, and providing external connections to said taps.
- 7. The method of claim 6, wherein said interrupted taps are interrupted by implanting electrically conductive doped channel stops into the taps of opposite conductivity to the tap doping.
- 8. The method of claim 7, wherein transistor and interrupted tap channel stops implants of the same conductivity are performed at the same time.
- 9. The method of claim 7, wherein said tap channel stops are implanted with the smallest feature size of said transistors.
RELATED APPLICATIONS
This is a division of application Ser. No. 08/532,326 filed on Sep. 22, 1995 U.S. Pat. No. 5,783,846. This application is related to Pat. No. 5,866,933.
US Referenced Citations (46)
Foreign Referenced Citations (4)
Number |
Date |
Country |
2486717 |
Jan 1982 |
FRX |
58190064 |
Apr 1982 |
JPX |
2-46762 |
Feb 1990 |
JPX |
4028092 |
Jan 1992 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Lee, "Engineering a Device for Electron-beam Probing", IEEE Design & Test of Computers, 1989, pp. 36-49. |
Frederiksen, Thomas M. "Intutitve CMOS Electronics" McGraw-Hill Publishing Co., 1989, pp. 134-145. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
532326 |
Sep 1995 |
|