Claims
- 1. An extender circuit for handling a communication signal transmitted over a transmission line, the receiving circuit comprising:
a voltage clamp connected to a receive end of the transmission line, the voltage clamp operable to clamp a reflection signal caused by the communication signal received at the receive end of the transmission line; and a current booster circuit connected to the receive end of the transmission line, the current booster circuit operable to provide a boost current at the receive end of the transmission line when the communication signal exceeds a first reference value and to eliminate the boost current from the receive end of the transmission line when the communication signal exceeds a second reference value.
- 2. The circuit of claim 1, wherein the voltage clamp comprises:
a first comparator configured to receive as input the communication signal and a first reference potential and to output a switch signal; and a first switch configured to receive the switch signal and to couple the receive end of the transmission line to a second reference potential when the communication signal is less than the first reference potential.
- 3. The circuit of claim 2, wherein the first switch is a field effect transistor.
- 4. The circuit of claim 3, wherein the first and second reference potentials are a ground potential.
- 5. The circuit of claim 1, wherein the current booster circuit comprises:
a boost current circuit connected to the receive end of the transmission line, the boost current circuit operable to provide the boost current during an activated state; and a detector circuit operable to monitor the communication signal on the receive end of the transmission line and to activate the boost current circuit when the communication signal exceeds the first reference value and to deactivate the boost current circuit when the communication signal exceeds the second reference value.
- 6. The circuit of claim 5, wherein the detector circuit is further operable to maintain the boost current circuit in a deactivated state while the communication signal falls below the second and first reference values.
- 7. The circuit of claim 5, wherein the detector circuit comprises:
a level detector operable to output a first data signal when the communication signal is less than the first reference value, and to output a second data signal when the communication signal is greater than the first reference value and less than the second reference value, and to output a third data signal when the communication signal is greater than the second reference value; and a latch circuit operable to receive the output data signals of the level detector and in response to selectively activate and deactivate the boost current circuit.
- 8. The circuit of claim 7, wherein:
the first reference value is a first reference voltage greater than a logic 0 voltage signal; and the second reference value is a second reference voltage greater than the first reference voltage.
- 9. The circuit of claim 5, wherein the detector circuit comprises:
a first comparator configured to receive as input the communication signal and the first reference value and to output a first comparator signal; a second comparator configured to receive as input the communication signal and the second reference value and output a second comparator signal; and a latch configured to receive as input the first and second comparator signals and output a latch signal.
- 10. The circuit of claim 9, further comprising:
an inverter configured to receive as input the output of the first comparator and output an inverted first comparator signal; and a NAND gate configured to receive as input the inverted first comparator signal and the latch signal and to output a drive signal to selectively activate and deactivate the boost current circuit.
- 11. The circuit of claim 5, wherein the boost current circuit comprises:
a field effect having one of the source or drain connected to a potential; and a resistor interposed between the receive end of the transmission line and the other of the source or drain of the field effect transistor.
- 12. The circuit of claim 1, wherein the transmission line is a bus line.
- 13. The circuit of claim 1, wherein the transmission line is a cable external to a computer device.
- 14. The circuit of claim 1, wherein the communication signal is a clock signal.
- 15. The circuit of claim 1, wherein the transmission line is a bi-directional communication line.
- 16. An extender circuit for handling a communication signal transmitted over a transmission line, the receiving circuit comprising:
a current booster circuit connected to the receive end of the transmission line, the current booster circuit operable to inject a boost current at the receive end of the transmission line during a positive transition in the communication signal, and to eliminate the boost current at the end of the positive transition in the communication signal and prevent injection of the boost current at the receive end of the transmission line during a negative transition in the communication signal.
- 17. The circuit of claim 16, wherein the current booster circuit is adapted to inject the boost current at the receive end of the transmission line when the communication signal exceeds a first reference value and eliminate the boost current from the receive end of the transmission line when the communication signal exceeds a second reference value, and to prevent injection of the boost current at the receive end of the transmission line when the communication signal falls below the second and first reference values.
- 18. The circuit of claim 17, wherein the current booster circuit comprises:
a boost current circuit connected to the receive end of the transmission line, the boost current circuit operable to provide the boost current during an activated state; and a detector circuit operable to monitor the communication signal on the receive end of the transmission line and to activate the boost current circuit when the communication signal exceeds the first reference value and to deactivate the boost current circuit when the communication signal exceeds the second reference value.
- 19. The circuit of claim 18, wherein the detector circuit comprises:
a level detector operable to output a first data signal when the communication signal is less than the first reference value, and to output a second data signal when the communication signal is greater than the first reference value and less than the second reference value, and to output a third data signal when the communication signal is greater than the second reference value; and a latch circuit operable to receive the output data signals of the level detector and in response to selectively activate and deactivate the boost current circuit.
- 20. The circuit of claim 16, wherein the current booster circuit comprises:
a boost current circuit connected to the receive end of the transmission line, the boost current circuit operable to provide the boost current during an activated state; and a detector circuit operable to monitor the communication signal on the receive end of the transmission line and to activate the boost current circuit during a positive transition in the communication signal and to deactivate the boost current at the end of the positive transition in the communication signal.
- 21. The circuit of claim 20, wherein the detector circuit comprises:
a first comparator configured to receive as input the communication signal and the first reference value and output a first comparator signal; a second comparator configured to receive as input the communication signal and the second reference value and output a second comparator signal; and a latch configured to receive as input the first and second comparator signals and output a latch signal.
- 22. The circuit of claim 16, further comprising:
a voltage clamp connected to the receive end of the transmission line, the voltage clamp operable to clamp a reflection signal caused by the communication signal received at the receive end of the transmission line.
- 23. The circuit of claim 15, wherein the transmission line is a bi-directional communication line.
- 24. An method for facilitating the transmission of a communication signal over a transmission line, the method comprising:
monitoring the communication signal at a receive end of the transmission line; injecting a boost current at the receive end of the transmission line during a portion of the positive transition in the communication signal; and preventing injection of the boost current at the receive end of the transmission line during a negative transition in the communication signal.
- 25. The method of claim 24, further comprising clamping a reflection signal caused by the communication signal received at the receive end of the transmission line.
- 26. The method of claim 24, wherein the step of monitoring the communication signal at a receive end of the transmission line comprises:
generating an injection activation signal when the communication signal exceeds a first reference value; and eliminating the injection activation signal when the communication signal exceeds a second reference value; wherein the presence of the injection activation signal causes injection of the boost current at the receive end of the transmission line.
- 27. An system for handling a communication signal over a transmission line, the system comprising:
monitoring means for monitoring the communication signal at a receive end of the transmission line; and current injecting means for injecting a boost current at the receive end of the transmission line during a portion of the positive transition in the communication signal and for preventing injection of the boost current at the receive end of the transmission line during a negative transition in the communication signal.
- 28. The system of claim 27, further comprising clamping means for clamping a reflection signal caused by the communication signal received at the receive end of the transmission line.
- 29. The method of claim 27, wherein the monitoring means comprises:
latching means for generating an activation signal for activating the current injection means; and comparator means for generating latch set and reset signals based on the value of the communication signal.
Parent Case Info
[0001] This application claims the benefit of and priority to U.S. Provisional Application Ser. No. 60/364,430, entitled “Equalization In Digital Video Interfaces,” and filed on Mar. 15, 2002, and U.S. Provisional Application Ser. No. 60/441,010, entitled “Systems And Methods For Data Communication And Transmission,” and filed on Jan. 17, 2003. The entire disclosures of Application Ser. Nos. 60/364,430 and 60/441,010 are incorporated herein by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60364430 |
Mar 2002 |
US |
|
60441010 |
Jan 2003 |
US |