Claims
- 1. A digital communication system for transmitting and receiving Digital Visual Interface (DVI) communication data signals and Display Data Channel (DDC) communication signals over a transmission line, the system comprising:
an open-loop equalizer circuit, comprising:
a differential pair defining first and second inputs; a reactive load circuit coupled to the differential pair; and a pair of input follower circuits configured to receive the DVI communication data signals and feedback signals from the reactive load and generate corresponding first and second input signals for the first and second inputs of the differential pair; and a DDC extension circuit, comprising:
a voltage clamp connected to the receive end of the transmission line and operable to clamp a reflection signal caused by the DDC communication signals received at the receive end of the transmission line; and a current booster circuit connected to the receive end of the transmission line and operable to provide a boost current at the receive end of the transmission line when the DDC communication signal exceeds a first reference value and to eliminate the boost current from the receive end of the transmission line when the DDC communication signal exceeds a second reference value.
- 2. The system of claim 1, wherein the pair of input follower circuits are further configured to provide unity gain.
- 3. The system of claim 2, wherein the input follower circuits comprise:
a first operational amplifier configured to receive as input a first DVI communication data signal and to receive a first feedback signal from the reactive load and generate the first input signal applied to the first input; and a second operational amplifier configured to receive as input a second DVI communication data signal and to receive a second feedback signal from the reactive load and generate the second input signal applied to the second input.
- 4. The system of claim 1, wherein the voltage clamp comprises:
a first comparator configured to receive as input the DDC communication signal and a first reference potential and to output a switch signal; and a first switch configured to receive the switch signal and to couple the receive end of the transmission line to a second reference potential when the DDC communication signal is less than the first reference potential.
- 5. The system of claim 4, wherein the first and second reference potentials are a ground potential.
- 6. The system of claim 1, wherein the current booster circuit comprises:
a boost current circuit connected to the receive end of the transmission line, the boost current circuit operable to provide the boost current during an activated state; and a detector circuit operable to monitor the DDC communication signal on the receive end of the transmission line and to activate the boost current circuit when the DDC communication signal exceeds the first reference value and to deactivate the boost current circuit when the DDC communication signal exceeds the second reference value.
- 7. The system of claim 6, wherein the detector circuit comprises:
a level detector operable to output a first data signal when the DDC communication signal is less than the first reference value, and to output a second data signal when the DDC communication signal is greater than the first reference value and less than the second reference value, and to output a third data signal when the DDC communication signal is greater than the second reference value; and a latch circuit operable to receive the output data signals of the level detector and in response to selectively activate and deactivate the boost current circuit.
- 8. The system of claim 1, wherein the transmission line is a bus line.
- 9. The system of claim 1, wherein the transmission line is a cable external to a computer device.
- 10. A digital communication system for processing Digital Visual Interface (DVI) communication data signals and Display Data Channel (DDC) communication signals over a transmission line, the system comprising:
an open-loop equalizer circuit operable to receive DVI communication signals transmitted over the transmission line and output equalized DVI communication data signals.
- 11. The system of claim 10, further comprising:
a compensation circuit operable to compensate for intermediate circuitry attenuation of the DVI communication data signals.
- 12. The system of claim 10, further comprising:
a DDC extension circuit operable to inject a boost current at a receive end of the transmission line during a positive transition in the DDC communication signals.
- 13. The system of claim 10, wherein the open-loop equalizer circuit comprises:
a differential pair defining first and second inputs; a reactive load circuit coupled to the differential pair; and a pair of input follower circuits configured to receive the DVI communication data signals and feedback signals from the reactive load and generate corresponding first and second input signals for the first and second inputs of the differential pair.
- 14. The equalizer circuit of claim 13, wherein the pair of input follower circuits are further configured to provide unity gain.
- 15. The equalizer circuit of claim 14, wherein the input follower circuits comprise:
a first operational amplifier configured to receive as input a first DVI communication data signal and to receive a first feedback signal from the reactive load and generate the first input signal applied to the first input; and a second operational amplifier configured to receive as input the second DVI communication data signal and to receive a second feedback signal from the reactive load and generate the second input signal applied to the second input.
- 16. The equalizer circuit of claim 14, wherein the differential pair comprises first and second field effect transistors.
- 17. The equalizer circuit of claim 14, wherein:
the source of the first field effect transistor is connected to an input node of the first operational amplifier to provide the first feedback signal; and the source of the second field effect transistor is connected to an input node of the second operational amplifier to provide the second feedback signal.
- 18. The system of claim 10, wherein the open-loop equalizer circuit comprises:
a differential pair defining first and second input nodes and first and second output nodes; a reactive load circuit coupled to the differential pair; a first input follower circuit connected to the first input node of the differential pair, the first input follower circuit operable to receive a first DVI communication data signal and to receive a first feedback signal from the differential pair and in response to generate a first input signal at the first input node of the differential pair; and a second input follower circuit connected to the second input node of the differential pair, the second input follower circuit operable to receive a second DVI communication data signal and to receive a second feedback signal from the differential pair and in response to generate a second input signal at the second input node of the differential pair; wherein the equalized DVI communication data signals are generated at the first and second output nodes, respectively.
- 19. The system of claim 18, wherein:
the first input follower circuit comprises a first operational amplifier configured to receive as input the first DVI communication data signal and to receive the first feedback signal and provide unity feedback to generate the first input signal; and the second input follower circuit comprises a second operational amplifier configured to receive as input the second DVI communication data signal and to receive the second feedback signal and provide unity feedback to generate the second input signal.
- 20. The system of claim 19, wherein the differential pair comprises first and second field effect transistors.
- 21. The system of claim 20, wherein:
the source of the first field effect transistor is connected to an input node of the first operational amplifier to provide the first feedback signal; and the source of the second field effect transistor is connected to an input node of the second operational amplifier to provide the second feedback signal.
- 22. The system of claim 21, wherein the reactive load circuit comprises a resistive and capacitive network.
- 23. The system of claim 11, wherein the compensation circuit operable to compensate for intermediate circuitry comprises an electrostatic discharge (ESD) compensation circuit, the ESD compensation circuit comprising:
a differential pair defining first and second inputs and first and second outputs; a reactive load circuit coupled to the differential pair; a pair of input follower circuits configured to receive as input the DVI communication data signals at the ESD protection circuitry and feedback signals from the reactive load, and to generate corresponding first and second input signals for the first and second inputs of the differential pair, and to further generate compensated DVI communication data signals at the first and second outputs to compensate for DVI communication data signal attenuation caused by the ESD protection circuitry.
- 24. The system of claim 23, wherein the reactive load circuit comprises a resistive and capacitive network having a frequency response inversely proportional to the frequency response of the ESD protection circuitry.
- 25. The system of claim 12, wherein the DDC extension circuit comprises:
a voltage clamp connected to the receive end of the transmission line and operable to clamp a reflection signal caused by the DDC communication signals received at the receive end of the transmission line; and a current booster circuit connected to the receive end of the transmission line and operable to provide the boost current at the receive end of the transmission line when the DDC communication signal exceeds a first reference value and to eliminate the boost current from the receive end of the transmission line when the DDC communication signal exceeds a second reference value.
- 26. The system of claim 25, wherein the voltage clamp comprises:
a first comparator configured to receive as input the DDC communication signal and a first reference potential and to output a switch signal; and a first switch configured to receive the switch signal and to couple the receive end of the transmission line to a second reference potential when the DDC communication signal is less than the first reference potential.
- 27. The system of claim 26, wherein the first and second reference potentials are a ground potential.
- 28. The system of claim 25, wherein the current booster circuit comprises:
a boost current circuit connected to the receive end of the transmission line, the boost current circuit operable to provide the boost current during an activated state; and a detector circuit operable to monitor the DDC communication signal on the receive end of the transmission line and to activate the boost current circuit when the DDC communication signal exceeds the first reference value and to deactivate the boost current circuit when the DDC communication signal exceeds the second reference value.
- 29. The system of claim 28, wherein the detector circuit comprises:
a level detector operable to output a first data signal when the DDC communication signal is less than the first reference value, and to output a second data signal when the DDC communication signal is greater than the first reference value and less than the second reference value, and to output a third data signal when the DDC communication signal is greater than the second reference value; and a latch circuit operable to receive the output data signals of the level detector and in response to selectively activate and deactivate the boost current circuit.
- 30. The system of claim 29, wherein:
the first reference value is a first reference voltage greater than a logic 0 voltage signal; and the second reference value is a second reference voltage greater than the first reference voltage.
- 31. The system of claim 28, wherein the detector circuit comprises:
a first comparator configured to receive as input the DDC communication signal and the first reference value and output a first comparator signal; a second comparator configured to receive as input the DDC communication signal and the second reference value and output a second comparator signal; and a latch configured to receive as input the first and second comparator signals and output a latch signal.
- 32. The system of claim 12, wherein the DDC extension circuit comprises:
a current booster circuit connected to the receive end of the transmission line, the current booster circuit operable to inject a boost current at the receive end of the transmission line during a positive transition in the DDC communication signal, and to eliminate the boost current at the end of the positive transition in the DDC communication signal and prevent injection of the boost current at the receive end of the transmission line during a negative transition in the DDC communication signal.
- 33. The circuit of claim 32, wherein the current booster circuit is adapted to inject the boost current at the receive end of the transmission line when the DDC communication signal exceeds a first reference value and eliminate the boost current from the receive end of the transmission line when the DDC communication signal exceeds a second reference value, and to prevent injection of the boost current at the receive end of the transmission line when the DDC communication signal falls below the second and first reference values.
- 34. The system of claim 11, further comprising:
a DDC extension circuit operable to inject a boost current at a receive end of the transmission line during a positive transition in the DDC communication signals.
- 35. The system of claim 10, wherein the open-loop equalizer is connected to a transmit end of the transmission line.
- 36. The system of claim 10, wherein the open-loop equalizer is connected to the receive end of the transmission line.
- 37. The system of claim 10, wherein the transmission line is a bus line.
- 38. The system of claim 10, wherein the transmission line is a cable external to a computer device.
- 39. The system of claim 12, wherein the DDC extension circuit is coupled to a bi-directional communication line in the transmission line.
- 40. A method for transmitting and receiving Digital Visual Interface (DVI) communication data signals and Display Data Channel (DDC) communication signals over a transmission line, comprising:
providing feedback loops at the inputs to a differential pair, the feedback loops independent of output signals generated by the differential pair; providing as input to the feedback loop the DVI communication data signals at the received end of the transmission line; generating first and second differential input signals from the DVI communication data signals and the feedback loop; monitoring the DDC communication signal at the receive end of the transmission line; and injecting a boost current at the receive end of the transmission line during a portion of the positive transition in the DDC communication signal.
- 41. The method of claim 40, wherein the step of providing feedback loops at the inputs to a differential pair comprise the step of providing unity gain feedback loops.
- 42. The method of claim 41, wherein the step of providing feedback loops at the inputs to a differential pair comprise the step of generating a feedback signal from a reactive load connected to the differential pair.
- 43. The method of claim 41, further comprising clamping a reflection signal caused by the DDC communication signal received at the receive end of the transmission line.
- 44. The method of claim 43, wherein the step of monitoring the DDC communication signal at a receive end of the transmission line comprises:
generating an injection activation signal when the DDC communication signal exceeds a first reference value; and eliminating the injection activation signal when the DDC communication signal exceeds a second reference value; wherein the presence of the injection activation signal causes injection of the boost current at the receive end of the transmission line.
- 45. The method of claim 41, further comprising the step compensating the DVI communication data signals for signal attenuation caused by ESD protection circuitry.
- 46. A system for transmitting and receiving Digital Visual Interface (DVI) communication data signals and Display Data Channel (DDC) communication signals over a transmission line, comprising:
means for providing feedback loops at the inputs to a differential pair, the feedback loops independent of output signals generated by the differential pair; means for providing as input to the feedback loop the DVI communication data signals at the received end of the transmission line; means for generating first and second differential input signals from the DVI communication data signals and the feedback loop; means for monitoring the DDC communication signal at the receive end of the transmission line; and means for injecting a boost current at the receive end of the transmission line during a portion of the positive transition in the DDC communication signal.
- 47. The system of claim 46, wherein the means for providing feedback loops at the inputs to a differential pair are adapted for providing unity gain feedback loops.
- 48. The system of claim 47, wherein the means for providing feedback loops at the inputs to a differential pair are adapted for generating a feedback signal from a reactive load connected to the differential pair.
- 49. The system of claim 46, further comprising means for clamping a reflection signal caused by the DDC communication signal received at the receive end of the transmission line.
- 50. The system of claim 48, wherein the means for monitoring the DDC communication signal at a receive end of the transmission line comprise:
means for generating an injection activation signal when the DDC communication signal exceeds a first reference value; and means for eliminating the injection activation signal when the DDC communication signal exceeds a second reference value; wherein the presence of the injection activation signal causes injection of the boost current at the receive end of the transmission line.
- 51. The system of claim 46, further comprising means for compensating the DVI communication data signals for signal attenuation caused by the ESD protection circuitry before transmission over the transmission line.
Parent Case Info
[0001] This application claims the benefit of and priority to U.S. Provisional Application Ser. No. 60/364,430, entitled “Equalization In Digital Video Interfaces,” and filed on Mar. 15, 2002, and U.S. Provisional Application Ser. No. 60/441,010, entitled “Systems And Methods For Data Communication And Transmission,” and filed on Jan. 17, 2003. The entire disclosures of Application Ser. Nos. 60/364,430 and 60/441,010 are incorporated herein by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60364430 |
Mar 2002 |
US |
|
60441010 |
Jan 2003 |
US |