Claims
- 1. In a digital coordinator for creating a background cycle defined by a series of control pulses repeatedly cycled between a first number, N.sub.1, and a second number, N.sub.2, with the time space between the N.sub.1 control pulse and the N.sub.2 control pulse being a background cycle length, said coordinator comprising a primary pulse counter means incremented by input counting pulses for creating one in a series of said control pulses in response to a selected number of input counting pulses, said input counting pulses having a frequency for determining the cycle speed of progression of said control counts in successive count positions between the N.sub.1 control pulse and the N.sub.2 control pulse of a given background cycle, and shifting means for shifting said N.sub.1 control pulse with respect to time to correspond in time with a signalization offset signal, the improvement comprising: said shifting means including a counting circuit for counting count pulses created by and corresponding to said input counting pulses during a given background cycle and from a selected count position in said given cycle; a response means for creating a control logic signal in response to a signalization offset signal occurring before a given count position in said given cycle; first means responsive to said control logic signal for creating a stop signal; second means responsive to said control logic signal for storing the number of count pulses counted by said counting circuit prior to said offset signal; means responsive to said stop signal for preventing said counting pulse from incrementing said primary counting means; and, means for holding said stop signal for a time controlled by said number of count pulses.
- 2. The improvement as defined in claim 1 wherein said counting circuit is the up counting section of a binary up/down counting circuit; said storing means includes the stored count condition of said up/down counter; and said holding means includes the down counting section of said up/down counter, means for decrementing said up/down counter from said stored count number by down counting pulses created by and corresponding to said input counting pulses after said offset signal, means for creating an output signal when said up/down counter is counted down a number corresponding to said stored number of count pulses, and means responsive to said output signal for releasing said stop signal.
- 3. The improvement as defined in claim 2 wherein said selected count position is less than about 25% of the count increments between N.sub.1 and N.sub.2.
- 4. The improvement as defined in claim 3 wherein said response means is a flip-flop with an output and having a first clockable logic condition during said given cycle until said given count position is exceeded and another clockable logic condition at other count positions of said given cycle, means for clocking the existing one of logic conditions to said output in response to an offset signal; and said first and second means being responsive to only said first clockable logic condition at said output.
- 5. The improvement as defined in claim 4 including a pulse circuit including means for creating said one of said count pulses with each of said input counting pulses.
- 6. The improvement as defined in claim 5 wherein said pulse circuit includes means for creating one of said down counting pulses with each of said input counting pulses.
- 7. The improvement as defined in claim 6 including delay means for delaying said down counting pulse with respect to said count pulse for each of said input counting pulses.
- 8. The improvement as defined in claim 2 including a pulse circuit including means for creating said one of said count pulses with each of said input counting pulses.
- 9. The improvement as defined in claim 8 wherein said pulse circuit includes means for creating one of said down counting pulses with each of said input counting pulses.
- 10. The improvement as defined in claim 9 including delay means for delaying said down counting pulse with respect to said count pulse for each of said input counting pulses.
- 11. The improvement as defined in claim 2 including means for changing said selected frequency of said input counting pulses to a different frequency in response to a signalization offset signal occurring after said given count position.
- 12. The improvement as defined in claim 11 wherein said frequency changing means includes first means for changing said selected frequency to a first different frequency in response to a signalization offset signal occurring after said given count position and before a selected count position between said given count position and said N.sub.2 count control pulse and second means for changing said selected frequency to a second different frequency in response to a signalization offset signal after said selected count position in said background cycle.
- 13. The improvement as defined in claim 12 wherein one of said different frequencies is greater than said selected frequency and the other of said different frequencies is less than said selected frequency.
- 14. The improvement as defined in claim 2 wherein said selected count position is at the N.sub.1 control pulse.
- 15. The improvement as defined in claim 1 wherein said selected count position is less than about 25% of the count increments between N.sub.1 and N.sub.2.
- 16. The improvement as defined in claim 15 wherein said selected count position is at the N.sub.1 control pulse.
- 17. The improvement as defined in claim 15 including means for changing said selected frequency of said input counting pulses to a different frequency in response to a signalization offset signal occurring after said given count position.
- 18. The improvement as defined in claim 17 wherein said frequency changing means includes first means for changing said selected frequency to a first different frequency in response to a signalization offset signal occurring after said given count position and before a selected count position between said given count position and said N.sub.2 count control pulse and second means for changing said selected frequency to a second different frequency in response to a signalization offset signal after said selected count position in said background cycle.
- 19. The improvement as defined in claim 18 wherein one of said different frequencies is greater than said selected frequency and the other of said different frequencies is less than said selected frequency.
- 20. The improvement as defined in claim 1 including means for changing said selected frequency of said input counting pulses to a different frequency in response to a signalization offset signal occurring after said given count position.
- 21. The improvement as defined in claim 20 wherein said frequency changing means includes first means for changing said selected frequency to a first different frequency in response to a signalization offset signal occurring after said given count position and before a selected count position between said given count position and said N.sub.2 count control pulse and second means for changing said selected frequency to a second different frequency in response to a signalization offset signal after said selected count position in said background cycle.
- 22. The improvement as defined in claim 21 wherein one of said different frequencies is greater than said selected frequency and the other of said different frequencies is less than said selected frequency.
- 23. The improvement as defined in claim 1 wherein said selected count position is at the N.sub.1 control pulse.
- 24. The improvement as defined in claim 1 wherein said response means is a flip-flop with an output and having a first clockable logic condition during said given cycle until said given count position is exceeded and another clockable logic condition at other count positions of said given cycle, means for clocking the existing one of logic conditions to said output in response to an offset signal; and said first and second means being responsive to only said first clockable logic condition at said output.
- 25. The improvement as defined in claim 24 wherein said selected count position is less than about 25% of the count increments between N.sub.1 and N.sub.2.
- 26. The improvement as defined in claim 25 including a pulse circuit including means for creating said one of said count pulses with each of said input counting pulses.
- 27. The improvement as defined in claim 26 wherein said pulse circuit includes means for creating one of said down counting pulses with each of said input counting pulses.
- 28. The improvement as defined in claim 27 including delay means for delaying said down counting pulse with respect to said count pulse for each of said input counting pulses.
- 29. The improvement as defined in claim 24 including a pulse circuit involving means for creating said one of said count pulses with each of said input counting pulses.
- 30. The improvement as defined in claim 29 wherein said pulse circuit includes means for creating one of said down counting pulses with each of said input counting pulses.
- 31. The improvement as defined in claim 30 wherein said pulse circuit includes means for creating one of said down counting pulses with each of said input counting pulses.
- 32. In a digital coordinator for creating a background cycle defined by a series of control pulses repeatedly cycled between a first number N.sub.1, and a second number, N.sub.2, with the time space between the N.sub.1 control pulse and the N.sub.2 control pulse being a background cycle length, said coordinator adapted to receive a signalization offset signal to establish the time position of the N.sub.1 control pulse, the improvement comprising: means for digitally measuring the time period between said N.sub.1 control pulse and the occurrence of one of said signalization offset signals during a given background cycle and means for stopping said control pulses for said measured time period.
- 33. The improvement as defined in claim 32 wherein said digital measuring means is a binary counter and means for directing counting pulses of a given frequency to said counter after said N.sub.1 control pulse and until said offset signal whereby said final count of said counter indicates said measured time period.
- 34. The improvement as defined in claim 33 wherein said stopping means includes counting means for counting said counting pulses and means for stopping said control pulses when said counting means counts to a fixed position with respect to said final count.
- 35. The improvement as defined in claim 34 wherein said binary counter is a binary up counter circuit and said counting means is a binary down counter circuit.
- 36. The improvement as defined in claim 35 including a pulse creating circuit having a clock input pulsing signal with a series of equally spaced time pulses, first means for creating one of said counting pulses of said binary counter from one of said time pulses and second means for creating one of said counting pulses for said counting means and means for delaying said second mentioned counting pulses
- 37. The improvement as defined in claim 34 including a pulse creating circuit having a clock input pulsing signal with a series of equally spaced time pulses, first means for creating one of said counting pulses of said binary counter from one of said time pulses and second means for creating one of said counting pulses for said counting means and means for delaying said second mentioned counting pulses.
RELATED APPLICATION
This application is a continuation-in-part of prior application Ser. No. 663,580 filed on Mar. 3, 1976.
US Referenced Citations (6)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
663580 |
Mar 1976 |
|