Claims
- 1. A circuit comprising:an input for receiving a first digital control word; a plurality J of analog output voltage nodes; a plurality K of digital-to-analog converter circuits (DACs); wherein up to a selected number K of the analog output voltage nodes are coupled to an associated DAC whose output value is within an inclusive range from Vmin to Vmax; wherein remaining non-selected analog output voltage nodes are coupled to a value of either Vmin or Vmax; wherein a respective control word provided to each of the DACs is determined by at least the first digital control word; and wherein the selected analog output voltage nodes are determined by a second digital control word.
- 2. The invention as in claim 1 wherein:K is less than J.
- 3. The invention as in claim 2 wherein:at most one of the plurality K of DACs is rolled at a time from one of the selected analog output voltage nodes to a newly selected analog output voltage node.
- 4. The circuit as in claim 1 further comprising a multiplexer circuit having a plurality K of inputs for receiving a respective one of the plurality K of DAC output values, and having a pair of inputs for receiving Vmin and Vmax, respectively, said multiplexer circuit for coupling the K DAC output values to selected ones of the plurality J of analog output voltage nodes, and coupling remaining ones of the plurality J of analog output voltage nodes to either Vmin or Vmax.
- 5. The circuit as in claim 4 wherein:no more than N analog output voltage nodes are at any time at an intermediate voltage between Vmin and Vmax, and each of such N analog output voltage nodes is coupled to a respective output node of an associated one of the plurality K of DACs; and N is less than K.
- 6. The invention as in claim 1 wherein:K is equal to J.
- 7. The circuit as in claim 1 wherein at least one of the selected analog output voltage nodes is at an intermediate voltage between Vmin and Vmax, and is coupled to a respective output node of an associated one of the plurality K of DACs.
- 8. A circuit for generating a plurality of control signals, each responsive to a first digital control word, said circuit comprising:a digital voltage expander having an input for receiving the first digital control word, and having a plurality of digital outputs conveying a corresponding plurality of digital output values; a plurality of digital-to-analog converter circuits (DACs), each having an input coupled to receive a corresponding one of the plurality of digital output values; a plurality J of analog output voltage nodes for conveying the control signals; wherein up to a selected number K of the analog output voltage nodes are coupled to an associated DAC whose output value is within the inclusive range of Vmin to Vmax; wherein remaining non-selected analog output voltage nodes are coupled to a value of either Vmin or Vmax; and wherein the control word provided to each of the DACs coupled thereto is determined by at least the first digital control word.
- 9. The circuit as in claim 8 further comprising a multiplexer circuit having a plurality K of inputs for receiving a respective one of the plurality of DAC output values, and having a pair of inputs for receiving Vmin and Vmax voltage levels, respectively, said multiplexer circuit for coupling the DAC output values to selected ones of the plurality J of analog output voltage nodes, and coupling remaining ones of the plurality J of analog output voltage nodes to either the Vmin level or the Vmax level.
- 10. The circuit as in claim 9 wherein:no more than N analog output voltage nodes are at any time at an intermediate voltage between Vmin and Vmax, and each of such N analog output voltage nodes is coupled to a respective output node of an associated one of the plurality (numbering K) of DACs; and N is less than K.
- 11. The invention as in claim 8 wherein:the selected analog output voltage nodes are determined by a second digital control word different than the first digital control word.
- 12. The invention as in clam 8 wherein:each control signal is sequentially driven from Vmin to Vmax in response to increasing values of the first digital control word; and the value of each control signal overlaps that of positionally adjacent control signals.
- 13. The circuit as in claim 8 wherein at least one of the selected analog output voltage nodes is at an intermediate voltage between Vmin and Vmax, and is coupled to a respective output node of an associated one of the plurality of DACS.
CROSS-REFERENCE TO RELATED APPLICATION(S)
This application is entitled to the benefit of U.S. Provisional Application No. 60/360,333 filed Feb. 28, 2002, U.S. Provisional Application No. 60/360,461, filed Feb. 28, 2002, U.S. Provisional Application No. 60/360,310, filed Feb. 28, 2002, U.S. Provisional Application No. 60/360,340, filed Feb. 28, 2002, each of which is hereby incorporated by reference in its entirety.
This application is related to co-pending U.S. patent application Ser. No. 10/188,784 by Yunteng Huang, filed on even date herewith, entitled “Digital-to-Analog Converter Circuit Incorporating Hybrid Sigma-Delta Modulator Circuit”.
US Referenced Citations (19)
Provisional Applications (4)
|
Number |
Date |
Country |
|
60/360333 |
Feb 2002 |
US |
|
60/360461 |
Feb 2002 |
US |
|
60/360310 |
Feb 2002 |
US |
|
60/360340 |
Feb 2002 |
US |