Claims
- 1. A digital time base error correcting system for FM tape recorders having a reference tone on a first tape track and data signals on a second tape track comprising, in combination:
- timing means for generating a series of clock pulses;
- first pulse generating means connected to receive said clock pulses for producing a series of periodic output pulses having a frequency equal to the average frequency value of said reference tone;
- second pulse generating means adapted to receive said reference tone and connected to receive said clock pulses for producing a series of output pulses indicative of the zero crossings of said tone;
- delay means connected to receive said clock pulses and said second generating means output pulses for producing a time delayed replica output thereof;
- pulse width encoding means connected to receive said first pulse generating means output signals and said delay means output for producing an output pulse having a variable width depending upon the time separation between corresponding ones of said first pulse generating means output signals and the delay means output pulses;
- first counting means connected to receive said pulse width encoding means output pulse and said clock pulses for producing a digital count indicative of the width of said pulse width encoding means output pulse;
- third pulse generating means adapted to receive said data signals and connected to receive said clock pulses for producing a series of output pulses indicative of the zero crossings of said data signals;
- second counting means connected to receive said first counting means digital count and said clock pulses for counting from said digital count to a predetermined count upon the receipt of individual ones of said third pulse generating means output pulses and for producing an output pulse indicative of the occurrence of said predetermined count; and
- fourth pulse generating means connected to receive said second counting means output pulse for producing a series of output pulses having respective widths corresponding to the sequential time occurrence of said second counting means output pulse;
- whereby said fourth pulse generating means output pulses are indicative of the data signals corrected for time base error.
- 2. A time base error correcting system as set forth in claim 1 wherein said first counting means further comprises:
- first gating means connected to receive said clock pulses and said pulse width encoding means output pulse for passing said clock pulses during the receipt of said pulse width encoding means output pulse and providing an output thereof;
- a first counter operatively connected to receive said gating means output for counting the number of pulses therein and for producing an output indicative thereof; and
- storage means operatively connected to receive said second counting means output pulse and connected to receive said first counter output for storing said counter output upon the receipt of said second counting means output pulse and for producing said digital count.
- 3. A time base error correcting system as set forth in claim 2 wherein said second counting means further comprises:
- switching means connected to receive said third pulse generating means output pulses and said second counting means output pulse for producing an output pulse which begins with the receipt of an individual one of said third pulse generating means output pulses and terminates with the receipt of said second counting means output pulse;
- second gating means connected to receive said switching means output pulse and said clock pulses for passing said clock pulses during the receipt of said switching means output pulse and providing an output thereof; and
- a second counter connected to receive said second gating means output and said digital count for counting from said digital count to said predetermined count and for providing the second counting means output pulse.
- 4. A time base error correcting system as set forth in claim 3 wherein said pulse width encoding means is a flip-flop having a set input connected to receive said first pulse generating means output pulses, a clear input connected to receive said delay means output, and an output for producing the output pulse.
- 5. A time base error correcting system as set forth in claim 4 wherein said switching means is a flip-flop having a set input connected to receive said third pulse generating means output pulses, a clear input connected to receive said second counting means output pulse, and an output for producing the output pulse.
- 6. A digital time base error correcting system for FM tape recorders having a reference tone on a first tape track and data signals on a second tape track comprising, in combination:
- timing means for generating a series of clock pulse;
- first pulse generating means connected to receive said clock pulses for producing a series of periodic output pulses having a frequency equal to the average frequency value of said reference tone;
- second pulse generating means adapted to receive said reference tone and connected to receive said clock pulses for producing a series of output pulses indicative of the zero crossings of said tone;
- delay means connected to receive said clock pulses and said second generating means output pulses for producing a time delayed replica output thereof;
- pulse width encoding means connected to receive said first pulse generating means output signals and said delay means output for producing an output pulse having a variable width depending upon the time separation between corresponding ones of said first pulse generating means output signals and the delay means output pulses;
- first gating means connected to receive said clock pulses and said pulse width encoding means output pulse for passing said clock pulses during the receipt of said pulse width encoding means output pulse and providing an output thereof;
- averaging means connected to receive said delay means output and said first gating means output for producing a first output indicative of the occurrence of a first predetermined number of said delay means outputs and a second output indicative of said first gating means output pulses divided by said first predetermined number;
- first counting means operatively connected to receive said averaging means first output and connected to receive said averaging means second output for incrementally summing the number of pulses at said averaging means second output upon the receipt of said averaging means first output and for producing a digital count indicative of the sum of said averaging means second output pulses;
- third pulse generating means adapted to receive said data signals and connected to receive said clock pulses for producing a series of output pulses indicative of the zero crossings of said data signals;
- second counting means connected to receive said first counting means digital count and said clock pulses for counting from said digital count to a second predetermined count upon the receipt of individual ones of said third pulse generating means output pulses and for producing an output pulse indicative of the occurrence of said second predetermined count; and
- fourth pulse generating means connected to receive and second counting means output pulse for producing a series of output pulses having respective widths corresponding to the sequential time occurrence of said second counting means output pulse;
- whereby said fourth pulse generating means output pulses are indicative of the data signals corrected for time base error.
- 7. A time base error correcting system as set forth in claim 6 wherein said first counting means further comprises:
- a first counter having a clear input operatively connected to receive said averaging means first output and a clock input connected to receive said averaging means second output for summing the number of pulses in said averaging means output upon the receipt of said averaging means first output and for producing an output sum; and
- storage means operatively connected to receive said second counting means output pulse and connected to receive said first counter output sum for storing said sum upon the receipt of said second counting means output pulse and for producing said digital count.
- 8. A time base error correcting system as set forth in claim 7 wherein said second counting means further comprises:
- switching means connected to receive said third pulse generating means output pulses and said second counting means output pulse for producing an output pulse which begins with the receipt of an individual one of said third pulse generating means output pulses and terminates with the receipt of said second counting means output pulse;
- second gating means connected to receive said switching means output pulse and said clock pulses for passing said clock pulses during the receipt of said switching means output pulse and providing an output thereof; and
- a second counter connected to receive said second gating means output and said digital count for counting from said digital count to said second predetermined count and for providing the second counting means output pulse.
- 9. A time base error correcting system as set forth in claim 8 wherein said pulse width encoding means is a flip-flop having a set input connected to receive said first pulse generating means output pulses, a clear input connected to receive said delay means output, and an output for producing the output pulse.
- 10. A time base error correcting system as set forth in claim 9 wherein said switching means is a flip-flop having a set input connected to receive said third pulse generating means output pulses, a clear input connected to receive said second counting means output pulse, and an output for producing the output pulse.
STATEMENT OF GOVERNMENT INTEREST
The invention described herein may be manufactured and used by or for the Government of the United States of America for governmental purposes without the payment of any royalties thereon or therefor.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3483540 |
Damron |
Dec 1969 |
|
3725609 |
Leboury |
Apr 1973 |
|