This invention relates to locked loops, such as delay lock loops (“DLLs”) and phase lock loops (“PLLs”), and, more particularly, to locked loops having operating parameters that may be configured.
A variety of components are included in integrated circuits that affect the rate at which power is consumed. For example, delay lock loops are often found in memory devices to perform such functions as synchronizing one signal, such as a data strobe signal DQS, to another signal, such as an external clock signal. The DQS signal can then be used to latch data at a time that is synchronized with the external clock signal.
A typical prior art DLL 10 is shown in
The amount of hysteresis provided by the phase detector 16 has several effects on the operating performance of the DLL 10. Reducing the hysteresis results in a “tighter” loop that causes the phase of the CLKOUT signal to more closely follow the phase of the CLKREF signal. On the other hand, increasing the hysteresis allows the phase of the CLKOUT signal to drift farther from the phase of the CLKREF signal. However, the power consumed by the DLL 10 is also affected by the hysteresis since power is consumed each time the phase detector 16 generates an UP or DN signal and the control circuitry 18 and delay line 14 respond accordingly. Thus, a smaller hysteresis generally results in more frequent delay line adjustments because the permissible phase error tolerance is correspondingly smaller. Thus, the power consumed by the DLL 10 can be reduced by increasing the size of the hysteresis provided by the phase detector 16. Also, a smaller hysteresis makes the DLL 10 more susceptible to noise since noise imparted to the CLKREF signal and/or the CLKOUT signal can momentarily increase the difference in phase between the CLKREF and the CLKOUT signals beyond the phase error tolerance.
Another operating parameter of the DLL 10 that can effect power consumption is the tracking speed of the DLL 10, i.e., how frequently the phase detector 16 compares the phase of the reference clock signal CLKREF to the phase of an output clock signal CLKOUT. A high tracking speed in which the phase detector 16 compares the phase of the reference clock signal CLKREF to the phase of an output clock signal CLKOUT every cycle of the reference clock signal CLKREF causes a relatively high power consumption since power is consumed each time the phase comparison is made and the control circuitry 18 and delay line 14 respond to a phase error. However, a longer interval between phase comparisons resulting in a relatively slow tracking speed may allow a phase error to drift well outside the error tolerance set by the hysteresis.
The size of the hysteresis provided by a phase detector as well as the tracking speed and other operating parameters of DLLs are determined by the design of the DLLs. Designers of DLLs normally select circuit components to provide a specific set of performance parameters. However, these performance parameters may not be optimum for a specific application in which a DLL is used. For example, as mentioned above, a DLL may be used in an integrated circuit memory device. One purchaser of the memory device may install it in a laptop computer or other portable device. For this application, a large hysteresis and/or a slow tracking speed providing low power consumption may be more important than the accuracy at which the phase of a clock signal generated by the DLL corresponds to the phase of a reference clock signal. Another purchaser of the memory device may install it in a high-speed desktop computer where the memory device operates at a very high clock speed. For this application, the ability of the memory device to correctly latch data may depend on a DQS signal generated by the DLL closely tracking the phase of a reference clock signal. As a result, a small hysteresis and a high tracking speed may be desired. Unfortunately, the operating parameters of conventional DLLs used in memory devices and other integrated circuits cannot be easily adjusted by users or other circuits, thus potentially resulting in performance limitations in electronic devices containing such integrated circuits.
Although the problem of operating parameter adjustment inflexibility has been discussed in the context of DLLs, the problem also exists in other types of locked loops, such as phase lock loops.
There is therefore a need for a locked loop and method in which the operating parameters can be easily adjusted for optimal performance in different applications.
An embodiment of a DLL 50 according to an embodiment of the invention is shown in
With further reference to
In the embodiment shown in
An embodiment of the phase detector 54 used in the DLL of
As mentioned above, the second flip-flop 86 is clocked by the clock signal CLKR so that the second flip-flop 86 outputs the level of delayed clock signal CLKO at the rising edge of the clock signal CLKR. Returning to
A delay lock loop system 90 according to another embodiment of the invention is shown in
A delay lock loop system 100 according to still another embodiment of the invention is shown in
Although the present invention has been described with reference to the disclosed embodiments, persons skilled in the art will recognize that changes may be made in form and detail without departing from the invention. For example, although the embodiments are primarily disclosed in the context of delay lock loops, it will be understood that other embodiments may include other types of locked loops, such as phase lock loops. Also, although the disclosed embodiments of the invention use both a phase detector having a variable hysteresis and frequency dividers dividing the reference clock signal CLKREF and the output clock signal CLKOUT by a divisor, it should be understood that either of these features may be used alone. Thus, a locked loop may include a phase detector having a fixed hysteresis and frequency dividers dividing the reference clock signal CLKREF and the output clock signal CLKOUT by a divisor. A locked loop may also include a phase detector having a variable hysteresis but no frequency dividers. Such modifications are well within the skill of those ordinarily skilled in the art. Accordingly, the invention is not limited except as by the appended claims.
This application is a divisional of U.S. patent application Ser. No. 13/074,785, filed Mar. 29, 2011, U.S. Pat. No. 8,207,768 which is a divisional of U.S. patent application Ser. No. 12/361,320, filed Jan. 28, 2009, U.S. Pat. No. 7,928,782. These applications and patents are incorporated by reference herein in their entirety and for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
5550515 | Liang et al. | Aug 1996 | A |
6115443 | Wu et al. | Sep 2000 | A |
6236275 | Dent | May 2001 | B1 |
6377091 | Williams et al. | Apr 2002 | B1 |
6597162 | Niratsuka | Jul 2003 | B2 |
6876185 | Niratsuka | Apr 2005 | B2 |
7042258 | Booth et al. | May 2006 | B2 |
7109807 | Lin | Sep 2006 | B2 |
7129794 | Lin | Oct 2006 | B2 |
7132898 | Lin | Nov 2006 | B2 |
7259604 | Gomm | Aug 2007 | B2 |
7276943 | Starr et al. | Oct 2007 | B2 |
7375593 | Self | May 2008 | B2 |
7463099 | Lin | Dec 2008 | B2 |
7492198 | Suda | Feb 2009 | B2 |
7508277 | Kuo et al. | Mar 2009 | B2 |
7511579 | Wang et al. | Mar 2009 | B2 |
7567140 | Kim | Jul 2009 | B2 |
7629822 | Kim et al. | Dec 2009 | B2 |
7639090 | Lin | Dec 2009 | B2 |
7688123 | Oh | Mar 2010 | B2 |
7928782 | Booth et al. | Apr 2011 | B2 |
8022778 | Nagaraj et al. | Sep 2011 | B2 |
8169242 | Abbasi et al. | May 2012 | B2 |
20060078079 | Lu | Apr 2006 | A1 |
20060208804 | Kuo et al. | Sep 2006 | A1 |
20060259807 | Sachs et al. | Nov 2006 | A1 |
20070066268 | Simic et al. | Mar 2007 | A1 |
20080112526 | Yi | May 2008 | A1 |
20080284529 | Refeld et al. | Nov 2008 | A1 |
20080297215 | Ma | Dec 2008 | A1 |
20090228227 | Suda | Sep 2009 | A1 |
20090267663 | Varricchione | Oct 2009 | A1 |
20100039137 | Okyay et al. | Feb 2010 | A1 |
20100188125 | Booth et al. | Jul 2010 | A1 |
20110074477 | Nagarajan et al. | Mar 2011 | A1 |
20110175655 | Booth et al. | Jul 2011 | A1 |
20110279156 | Abbasi et al. | Nov 2011 | A1 |
Number | Date | Country | |
---|---|---|---|
20120235721 A1 | Sep 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13074785 | Mar 2011 | US |
Child | 13484240 | US | |
Parent | 12361320 | Jan 2009 | US |
Child | 13074785 | US |