Claims
- 1. A circuit for providing digital signals indicative of rise and fall times of motor phase signals, comprising:a circuit for generating up and down phase control signals to initiate up and down voltage changes in said motor phase signals; a circuit to produce a state change in a phase status output signal when said phase signal is less than a supply voltage; and a digital comparison circuit for comparing said phase status output signal and said up and down control signals, and for producing respective rise and fall digital outputs when said up and down phase control signals and said phase status output signal are the same, wherein said respective rise and fall digital outputs have state change timings that indicate rise and fall times of said motor phase signals.
- 2. The circuit of claim 1 wherein said motor phase signals are signals of DMOS power transistors connected in an H-bridge configuration.
- 3. The circuit of claim 2 wherein said DMOS power transistors are power transistors for a spindle motor in a mass data storage device.
- 4. A circuit combination for providing digital signals indicative of slew rate rise and fall times of phase signals of H-bridge power drive transistors of a motor of a mass data storage device, comprising:a circuit for generating up and down phase control signals to initiate up and down voltage changes in said phase signals; a circuit to produce a state change in a phase status output signal when said phase signal is less than a supply voltage; and a digital comparison circuit for comparing said phase status output signal and said up and down control signals, and for producing respective rise and fall digital outputs when said up and down phase control signals and said phase status output signal are the same, wherein said respective rise and fall digital outputs have state change timings that indicate rise and fall times of said motor phase signals.
- 5. The circuit combination of claim 4 wherein said power drive transistors are DMOS power driver transistors.
- 6. The circuit combination of claim 5 wherein said DMOS power drive transistors are power transistors for a spindle motor in a mass data storage device.
- 7. A method for providing digital signals indicative of slew rates of motor phase signals, comprising:generating up and down phase control signals to initiate up and down voltage changes in said motor phase signals; producing a state change in a phase status output signal when said phase signal is less than a supply voltage; and comparing said phase status output signal and said up and down control signals, and producing respective rise and fall digital outputs when said up and down phase control signals and said phase status output signal are the same, wherein said respective rise and fall digital outputs have state change timings that indicate rise and fall times of said motor phase signals.
- 8. The method of claim 7 wherein said motor phase signals are signals applied to DMOS power transistors connected in an H-bridge configuration.
- 9. The circuit combination of claim 8 wherein said DMOS power transistors are power transistors for a spindle motor in a mass data storage device.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of U.S. patent application, Ser. No. 09/683,661, filed Jan. 31, 2002, now U.S. Pat. No. 6,614,255.
US Referenced Citations (8)
Number |
Name |
Date |
Kind |
5517095 |
Carobolante et al. |
May 1996 |
A |
5767654 |
Menegoli et al. |
Jun 1998 |
A |
5821717 |
Hassan et al. |
Oct 1998 |
A |
5856733 |
Matsumoto et al. |
Jan 1999 |
A |
5866998 |
Menegoli |
Feb 1999 |
A |
5909095 |
Sakti et al. |
Jun 1999 |
A |
5986426 |
Rowan |
Nov 1999 |
A |
6441981 |
Cloke et al. |
Aug 2002 |
B1 |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/683661 |
Jan 2002 |
US |
Child |
10/248931 |
|
US |