Cordell, Robert R., "A 45-Mbit/s CMIS VLSI Digital Phase Aligner", IEEE Journ. of Solid-State Cir., vol. 23, No. 2, pp. 323-229, Apr. 1988. |
Kim et al., "A 30-MHz Hybrid Analog/Digial Clock Recovery Circuit in 2-.mu.m CMOS", IEEE Journ. of Solid-State Cir., vol. 25, No. 6, pp. 1385-1394, Dec. 1990. |
Crow et al., "A GaAs MESFET 1C for Optical Multiprocessor Networks", IEEE Trans. on Electron Devices, Vo. 36, No. 2, pp. 263-268, Feb. 1989. |
Hao et al., "A High Lock-In Speed Digital Phase-Locked Loop", IEEE Trans. on Comm., vol. 39, No. 3, pp. 365-368, Mar. 1991. |
Hickling, Ronald M., "A Single Chip 2 Gbit/s Clock Recovery Subsystem for Digital Communications", pp. 493-497. |