Claims
- 1. A phase detector comprising:
- a local oscillator that produces a first oscillation and a second oscillation, wherein the second oscillation is a predetermined multiple of the first oscillation;
- a one-bit digital multiplier having a first input coupled to receive the first oscillation and a second input coupled to receive a signal; and
- a gated counter coupled to receive an output of the one-bit digital multiplier and the second oscillation to produce a representation of phase of the signal and the gated counter comprises:
- an AND gate having a first input coupled to the output of the one-bit multiplier and a second input coupled to the second oscillation: and
- an N-bit counter having a count input coupled to receive an output of the AND gate and having a reset input coupled to receive a third oscillation, wherein the third oscillation is approximately twice the first oscillation.
- 2. The phase detector of claim 1 wherein the one-bit digital multiplier comprises an EXCLUSIVE-OR gate.
- 3. The phase detector of claim 1 wherein the one-bit digital multiplier comprises an EXCLUSIVE-NOR gate.
- 4. The phase detector of claim 1 wherein the predetermined multiple of the local oscillator comprises a ratio of approximately 2.sup.N, where N is an integer.
- 5. The phase detector of claim 1 further comprises an asynchronous-to-synchronous converter that produces the signal.
- 6. The phase detector of claim 5 wherein the asynchronous-to-synchronous converter comprises a flip-flop.
- 7. The phase detector of claim 1 further comprises a sign detector coupled to receive the representation of phase of the signal and the output of the one-bit multiplier to produce a polarity indication of the representation of phase of the signal.
- 8. A radio receiver that includes:
- a receiver that receives a signal to produce a received signal; and
- a demodulator operably coupled to the receiver that includes a phase detector, wherein the phase detector comprises:
- a local oscillator that produces a first oscillation and a second oscillation, wherein the second oscillation is a predetermined multiple of the first oscillation;
- a one-bit digital multiplier having a first input coupled to receive the first oscillation and a second input coupled to receive a signal; and
- a gated counter coupled to receive an output of the one-bit digital multiplier and the second oscillation to produce a representation of phase of the signal
- and the gated counter comprises:
- an AND gate having a first input coupled to the output of the one-bit multiplier and a second input coupled to the second oscillation: and
- an N-bit counter having a count input coupled to receive an output of the AND gate and having a reset input coupled to receive a third oscillation, wherein the third oscillation is approximately twice the first oscillation.
Parent Case Info
This is a continuation of application Ser. No. 08/197,087, filed Feb. 16, 1994 and now abandoned.
US Referenced Citations (8)
Continuations (1)
|
Number |
Date |
Country |
Parent |
197087 |
Feb 1994 |
|